IS66WVE4M16TBLL-70BLI-TR by ISSI SRAMs | Avnet Asia Pacific

Inactivity Warning Dialog

Your session is about to timeout due to inactivity. Click OK to extend your time for an additional 30 minutes.

IS66WVE4M16TBLL-70BLI-TR

PSRAM Async 64M-Bit 4M x 16 70ns 48-Pin TFBGA T/R

IS66WVE4M16TBLL-70BLI-TR in SRAMs by ISSI
ISSI
Manufacturer: ISSI
Product Category: Memory, SRAMs
Avnet Manufacturer Part #: IS66WVE4M16TBLL-70BLI-TR
RoHS 6 Compliant

The IS66WVE4M16TBLL integrated memory device containing 64Mbit Pseudo Static Random Access Memory using a self-refresh DRAM array organized as 4M words by 16 bits. The device includes several power saving modes : Partial Array Refresh mode where data is retained in a portion of the array and Deep Power Down mode. Both these modes reduce standby current drain. The die has separate power rails, Vddq and Vssq for the I/O to be run from a separate Power Supply: from the device core. PSRAM products are high-speed, CMOS pseudo-static random access memory developed for low-power, portable applications. The 64Mb DRAM core device is organized as 4 Meg x 16 bits. These devices include the industry-standard, asynchronous memory interface found on other low-power SRAM or pseudo-SRAM (PSRAM) offerings. For seamless operation on an asynchronous memory bus, PSRAM products incorporated a transparent self-refresh mechanism. The hidden refresh requires no additional support from the system memory controller and has no significant impact on device read/write performance. A user-accessible configuration registers (CR) defines how the PSRAM device performs onchip refresh and whether page mode read accesses are permitted. This register is automatically loaded with a default setting during power-up and can be updated at anytime during normal operation. Special attention has been focused on current consumption during self-refresh. This product includes two system-accessible mechanisms to minimize refresh current. Setting sleep enable (ZZ#) to LOW enables one of two low-power modes: partial-array refresh (PAR) or deep power-down (DPD). PAR limits refresh to only that part of the DRAM array that contains essential data. DPD halts refresh operation altogether and is used when no vital information is stored in the device. The system-configurable refresh mechanisms are accessed through the CR.

Key Features

  • Asynchronous and page mode interface
  • Dual voltage rails for optional performance
    • Vdd 2.7V to 3.6V, Vddq 2.7V to 3.6V
  • Page mode read access
    • Interpage Read access : 60ns, 70ns
    • Intrapage Read access : 25ns
  • Low Power Consumption
    • Asynchronous Operation
    • <30 mA
    • Intrapage Read< 23mA
    • Standby < 200 uA (max)
    • Deep power-down (DPD)< 10µA (Typ)
  • Low Power Feature
    • Temperature Controlled Refresh
    • Partial Array Refresh
    • Deep power-down (DPD) mode
  • Operating temperature Range
    • Industrial: -40°C to 85°C Packages: 48-ball TFBGA.

Technical Attributes

Find Similar Parts
Description Value
No. of Pins 48
IC Mounting Surface Mount
Supply Voltage Min 2.7 V
Supply Voltage Nom 3.3, 3.3 V
IC Case / Package TFBGA
Operating Temperature Max 85 °C
Operating Temperature Min -40 °C
Memory Density 64 Mbit
Supply Voltage Max 3.6 V

ECCN / UNSPSC / COO

Description Value
ECCN: EAR99
SCHEDULE B: 8542320040
HTSN: 8542320041
CLEAR ALL Compare (0/10)