IS46R16160F-6BLA1 by ISSI DRAMs | Avnet Asia Pacific

Inactivity Warning Dialog

Your session is about to timeout due to inactivity. Click OK to extend your time for an additional 30 minutes.

IS46R16160F-6BLA1

DRAM Chip DDR SDRAM 256M-Bit 16M x 16 2.5V 60-Pin TFBGA

ISSI
Manufacturer: ISSI
Product Category: Memory, DRAMs
Avnet Manufacturer Part #: IS46R16160F-6BLA1
RoHS 6 Compliant

The 256-Mbit DDR SDRAM achieves high speed data transfer using pipeline architecture and two data word accesses per clock cycle. The 268,435,456-bit memory array is internally organized as four banks of 64Mb to allow concurrent operations. The pipeline allows Read and Write burst accesses to be virtually continuous, with the option to concatenate or truncate the bursts. The programmable features of burst length, burst sequence and CAS latency enable further advantages. The 16-bit data word size Input data is registered on the I/O pins on both edges of Data Strobe signal, while output data is referenced to both edges of Data Strobe and both edges of CLK. Commands are registered on the positive edges of CLK. An Auto Refresh mode is provided, along with a Self Refresh mode. All I/Os are SSTL_2 compatible.

Key Features

  • Vdd and Vddq: 2.5V ± 0.2V
  • SSTL_2 compatible I/O
  • Double-data rate architecture; two data transfers per clock cycle
  • Bidirectional, data strobe (DQS) is transmitted/ received with data, to be used in capturing data at the receiver
  • DQS is edge-aligned with data for READs and centre-aligned with data for WRITEs
  • Differential clock inputs (CK and CK)
  • DLL aligns DQ and DQS transitions with CK transitions
  • Commands entered on each positive CK edge; data and data mask referenced to both edges of DQS
  • Four internal banks for concurrent operation
  • Data Mask for write data. DM masks write data at both rising and falling edges of data strobe
  • Burst Length: 2, 4 and 8
  • Burst Type: Sequential and Interleave mode
  • Programmable CAS latency: 2, 2.5 and 3
  • Auto Refresh and Self Refresh Modes
  • Auto Precharge
  • TRAS Lockout supported (tRAP = tRCD)
  • Configuration(s): 16Mx16
  • Package: 66-pin TSOP-II and 60 Ball BGA (
  • Lead-free package available
  • Temperature Range: Automotive, A1 (-40°C to +85°C) Automotive, A2 (-40°C to +105°C).

Technical Attributes

Find Similar Parts
Description Value
No. of Pins 60
Operating Temperature Max 85 °C
DRAM Type DDR SDRAM
IC Mounting Surface Mount
IC Case / Package TFBGA
Memory Configuration 16M x 16bit
Memory Density 256 Mbit
Clock Frequency Max 166 MHz
Operating Temperature Min -40 °C

ECCN / UNSPSC / COO

Description Value
ECCN: EAR99
SCHEDULE B: 8542320015
HTSN: 8542320024
CLEAR ALL Compare (0/10)