IS45S16320F-7TLA2 by ISSI DRAMs | Avnet Asia Pacific

Inactivity Warning Dialog

Your session is about to timeout due to inactivity. Click OK to extend your time for an additional 30 minutes.

IS45S16320F-7TLA2

DRAM Chip SDRAM 512M-Bit 32Mx16 3.3V 54-Pin TSOP-II

IS45S16320F-7TLA2 in DRAMs by ISSI
ISSI
Manufacturer: ISSI
Product Category: Memory, DRAMs
Avnet Manufacturer Part #: IS45S16320F-7TLA2
RoHS 6 Compliant

The 512Mb SDRAM is a high speed CMOS, dynamic random-access memory designed to operate in either 3.3V Vdd/Vddq or 2.5V Vdd/Vddq memory systems, depending on the DRAM option. Internally configured as a quad-bank DRAM with a synchronous interface. The 512Mb SDRAM (536,870,912 bits) includes an Auto Refresh Mode, and a power-saving, power-down mode. All signals are registered on the positive edge of the clock signal, CLK. All inputs and outputs are LVTTL compatible. The 512Mb SDRAM has the ability to synchronously burst data at a high data rate with automatic column-address generation, the ability to interleave between internal banks to hide precharge time and the capability to randomly change column addresses on each clock cycle during burst access. A self-timed row precharge initiated at the end of the burst sequence is available with the Autoprecharge function enabled. Precharge one bank while accessing one of the other three banks will hide the precharge cycles and provide seamless, high-speed, random-access operation. SDRAM read and write accesses are burst oriented starting at a selected location and continuing for a programmed number of locations in a programmed sequence. The registration of an ACTIVE command begins accesses, followed by a READ or WRITE command. The ACTIVE command in conjunction with address bits registered are used to select the bank and row to be accessed (BA0, BA1 select the bank; A0-A12 select the row). The READ or WRITE commands in conjunction with address bits registered are used to select the starting column location for the burst access. Programmable READ or WRITE burst lengths consist of 1, 2, 4 and 8 locations or full page, with a burst terminate option.

Key Features

  • Clock frequency: 200, 166, 143 MHz
  • Fully synchronous; all signals referenced to a positive clock edge
  • Internal bank for hiding row access/precharge
  • Power supply: Vdd/Vddq = 3.3V
  • LVTTL interface
  • Programmable burst length -(1, 2, 4, 8, full page)
  • Programmable burst sequence: Sequential/Interleave
  • Auto Refresh (CBR)
  • Self Refresh
  • 8K refresh cycles every 64 ms
  • Random column address every clock cycle
  • Programmable CAS latency (2, 3 clocks)
  • Burst read/write and burst read/single write operations capability
  • Burst termination by burst stop and precharge command
  • Packages: x8/x16: 54-pin TSOP-II, 54-ball TF-BGA
  • Temperature Range: Automotive, A1 (-40°C to +85°C) Automotive, A2 (-40°C to +105 °C)

Technical Attributes

Find Similar Parts
Description Value
Clock Frequency Max 143 MHz
No. of Pins 54
Operating Temperature Max 105 °C
Memory Configuration 32M x 16
IC Case / Package TSOP-II
Memory Density 512 Mbit
Supply Voltage Nom 3.3 V
Operating Temperature Min -40 °C
IC Mounting Surface Mount

ECCN / UNSPSC / COO

Description Value
ECCN: EAR99
SCHEDULE B: 8542320015
HTSN: 8542320028
CLEAR ALL Compare (0/10)