MT47H128M8SH-25E IT:M by Micron DRAMs | Avnet Asia Pacific

Inactivity Warning Dialog

Your session is about to timeout due to inactivity. Click OK to extend your time for an additional 30 minutes.

MT47H128M8SH-25E IT:M

DRAM Chip DDR2 SDRAM 1G-Bit 128M x 8 1.8V 60-Pin FBGA

MT47H128M8SH-25E IT:M in DRAMs by Micron
Micron
Manufacturer: Micron
Product Category: Memory, DRAMs
Avnet Manufacturer Part #: MT47H128M8SH-25E IT:M
RoHS 6 Compliant

The DDR2 SDRAM uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is essentially a 4n-prefetch architecture, with an interface designed to transfer two data words per clock cycle at the I/O balls. A single read or write access for the DDR2 SDRAM effectively consists of a single 4n-bit-wide, one clock- cycle data transfer at the internal DRAM core and four corresponding n-bit-wide, one-half-clock-cycle data transfers at the I/O balls. A bidirectional data strobe (DQS, DQS#) is transmitted externally, along with data, for use in data capture at the receiver. DQS is a strobe transmitted by the DDR2 SDRAM during READs and by the memory controller during WRITEs. DQS is edge-aligned with data for READs and center-aligned with data for WRITEs. The x16 offering has two data strobes, one for the lower byte (LDQS, LDQS#) and one for the upper byte (UDQS, UDQS#). The DDR2 SDRAM operates from a differential clock (CK and CK#); the crossing of CK going HIGH and CK# going LOW will be referred to as the positive edge of CK. Commands (address and control signals) are registered at every positive edge of CK. Input data is registered on both edges of DQS, and output data is referenced to both edges of DQS as well as to both edges of CK. Read and write accesses to the DDR2 SDRAM are burst-oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVATE command, which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVATE command are used to select the bank and row to be accessed. The address bits registered coincident with the READ or WRITE command are used to select the bank and the starting column location for the burst access. The DDR2 SDRAM provides for programmable read or write burst lengths of four or eight locations. DDR2 SDRAM supports interrupting a burst read of eight with another read or a burst write of eight with another write. An auto precharge function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst access. As with standard DDR SDRAM, the pipelined, multibank architecture of DDR2 SDRAM enables concurrent operation, thereby providing high, effective bandwidth by hiding row precharge and activation time. A self refresh mode is provided, along with a power-saving, power-down mode. All inputs are compatible with the JEDEC standard for SSTL_18. All full drive-strength outputs are SSTL_18-compatible.

Key Features

  • VDD = 1.8V ±0.1V, VDDQ = 1.8V ±0.1V
  • JEDEC-standard 1.8V I/O (SSTL_18-compatible)
  • Differential data strobe (DQS, DQS#) option
  • 4n-bit prefetch architecture
  • Duplicate output strobe (RDQS) option for x8
  • DLL to align DQ and DQS transitions with CK
  • 8 internal banks for concurrent operation
  • Programmable CAS latency (CL)
  • Posted CAS additive latency (AL)
  • WRITE latency = READ latency - 1 tCK
  • Selectable burst lengths (BL): 4 or 8
  • Adjustable data-output drive strength
  • 64ms, 8192-cycle refresh
  • On-die termination (ODT)
  • Industrial temperature (IT) option
  • Automotive temperature (AT) option
  • RoHS-compliant
  • Supports JEDEC clock jitter specification

Technical Attributes

Find Similar Parts
Description Value
IC Mounting Surface Mount
IC Case / Package FBGA
Clock Frequency Max 400 MHz
Memory Density 1 Gbit
Memory Configuration 128M x 8
Operating Temperature Min -40 °C
No. of Pins 60
Operating Temperature Max 95 °C
Supply Voltage Nom 1.8 V
DRAM Type DDR2 SDRAM

ECCN / UNSPSC / COO

Description Value
ECCN: EAR99
SCHEDULE B: PARTS...
HTSN: PARTS...

Documents

Please log in to view more information.
Add To Bom

Documents

Title Download Type Date Published
MIC4-MICT-N-A0001987348-1 PCN EOL-Documentation 20160109
MIC4-MIC_31901 PCN EOL-Documentation 20160109
MIC4-MICT-N-A0001987348-1 PCN Other-Documents 20160109
MIC4-MIC_31901 PCN Other-Documents 20160109
MIC4-PCN_31901 PCN EOL-Documentation 20160109
CLEAR ALL Compare (0/10)