IS61LF204836B-7.5TQLI by ISSI SRAMs | Avnet Asia Pacific

Inactivity Warning Dialog

Your session is about to timeout due to inactivity. Click OK to extend your time for an additional 30 minutes.

IS61LF204836B-7.5TQLI

SRAM Chip Sync Quad 3.3V 72M-Bit 2M x 36 7.5ns 100-Pin TQFP

IS61LF204836B-7.5TQLI in SRAMs by ISSI
ISSI
Manufacturer: ISSI
Product Category: Memory, SRAMs
Avnet Manufacturer Part #: IS61LF204836B-7.5TQLI
RoHS 6 Compliant

The 72Mb product family features high-speed, low-power synchronous static RAMs designed to provide burstable, high-performance memory for communication and networking applications. The IS61LF204836B is organized as 2,096,952 words by 36 bits. Fabricated advanced CMOS technology, the device integrates a 2-bit burst counter, high-speed SRAM core, and high drive capability outputs into a single monolithic circuit. All synchronous inputs pass through registers controlled by a positive-edge-triggered single clock input. Write cycles are internally self-timed and are initiated by the rising edge of the clock input. Write cycles can be one to four bytes wide as controlled by the write control inputs. Separate byte enables allow individual bytes to be written. Byte write operation is performed by using byte write enable (BWE\) input combined with one or more individual byte write signals (BWx\). In addition, Global Write (GW\) is available for writing all bytes at one time, regardless of the byte write controls. Bursts can be initiated with either ADSP\ (Address Status Processor) or ADSC\ \(Address Status Cache Controller) input pins. Subsequent burst addresses can be generated internally and controlled by the ADV\ (burst address advance) input pin. The mode pin is used to select the burst sequence order, Linear burst is achieved when this pin is tied LOW. Interleave burst is achieved when this pin is tied HIGH or left floating.

Key Features

  • Internal self-timed write cycle
  • Individual Byte Write Control and Global Write
  • Clock controlled, registered address, data and control
  • Burst sequence control using MODE input
  • Three chip enable option for simple depth expansion and address pipelining
  • Common data inputs and data outputs
  • Auto Power-down during deselect
  • Single cycle deselect
  • Snooze MODE for reduced-power standby
  • JTAG Boundary Scan for PBGA package
  • Power Supply:Vdd 3.3V (+ 5%), Vddq 3.3V/2.5V (+ 5%)
  • JEDEC 100-Pin TQFP, 119-pin PBGA, and 165- pin PBGA packages
  • Lead-free available.

Technical Attributes

Find Similar Parts
Description Value
Supply Voltage Max 3.465 V
Supply Voltage Nom 3.3 V
Supply Voltage Min 3.135 V
No. of Pins 100
SRAM Type SDR
IC Case / Package TQFP
IC Mounting Surface Mount
Operating Temperature Max 85 °C
Operating Temperature Min -40 °C
Clock Frequency Max 117 MHz
Memory Density 72 Mbit

ECCN / UNSPSC / COO

Description Value
ECCN: 3A991.b.2.a
SCHEDULE B: PARTS...
HTSN: PARTS...
CLEAR ALL Compare (0/10)