IS42S32800J-75EBL by ISSI DRAMs | Avnet Asia Pacific

Inactivity Warning Dialog

Your session is about to timeout due to inactivity. Click OK to extend your time for an additional 30 minutes.

IS42S32800J-75EBL

DRAM Chip SDRAM 256M-Bit 8M x 32 3.3V 90-Pin TF-BGA

ISSI
Manufacturer: ISSI
Product Category: Memory, DRAMs
Avnet Manufacturer Part #: IS42S32800J-75EBL
RoHS 6 Compliant

The 256Mb SDRAM is a high speed CMOS, dynamic random-access memory designed to operate in 3.3V Vdd and 3.3V Vddq memory systems containing 268,435,456 bits. Internally configured as a quad-bank DRAM with a synchronous interface. Each 67,108,864-bit bank is organized as 4,096 rows by 512 columns by 32 bits. The 256MbSDRAM includes an AUTOREFRESH MODE, and a power-saving, power-down mode. All signals are registered on the positive edge of the clock signal, CLK. All inputs and outputs are LVTTL compatible. The 256Mb SDRAM has the ability to synchronously burst data at a high data rate with automatic column-address generation, the ability to interleave between internal banks to hide precharge time and the capability to randomly change column addresses on each clock cycle during burst access. A self-timed row precharge initiated at the end of the burst sequenceis available with the AUTOPRECHARGE function enabled. Precharge one bank while accessing one of the other three banks will hide the precharge cycles and provide seamless, high-speed, random-access operation. SDRAM read and write accesses are burst oriented starting at a selected location and continuing for a programmed number of locations in a programmed sequence. The registration of an ACTIVE command begins accesses, followed by a READ or WRITE command. The ACTIVE command in conjunction with address bits registered are used to select the bank and row to be accessed (BA0, BA1 select the bank; A0-A11 select the row). The READ or WRITE commands in conjunction with address bits registered are used to select the starting column location for the burst access. Programmable READ or WRITE burst lengths consist of 1, 2, 4 and 8 locations or full page, with a burst terminate option.

Key Features

  • Clock frequency:166, 143, 133 MHz
  • Fully synchronous; all signals referenced to a positive clock edge
  • Internal bank for hiding row access/precharge
  • Single Power supply: 3.3V + 0.3V
  • LVTTL interface
  • Programmable burst length - (1, 2, 4, 8, full page)
  • Programmable burst sequence: Sequential/Interleave
  • Auto Refresh (CBR)
  • Self Refresh
  • 64 ms (Commercial, Industrial)
  • Random column address every clock cycle
  • Programmable CAS latency (2, 3 clocks)
  • Burst read/write and burst read/single write operations capability
  • Burst termination by burst stop and precharge command
  • Package: 90-ball TF-BGA, 86-pin TSOP2
  • Operating Temperature Range: Commercial (0°C to +70°C)
    • Industrial (-40°C to +85°C)

Technical Attributes

Find Similar Parts
Description Value
Operating Temperature Min 0 °C
Memory Density 256 Mbit
Operating Temperature Max 70 °C
IC Mounting Surface Mount
IC Case / Package TFBGA
No. of Pins 90
Supply Voltage Nom 3.3 V
Memory Configuration 8M x 32
Clock Frequency Max 133 MHz

ECCN / UNSPSC / COO

Description Value
ECCN: EAR99
SCHEDULE B: 8542320015
HTSN: 8542320024
CLEAR ALL Compare (0/10)