XC2C384-10FTG256I by AMD CPLDs | Avnet Asia Pacific

Inactivity Warning Dialog

Your session is about to timeout due to inactivity. Click OK to extend your time for an additional 30 minutes.

XC2C384-10FTG256I

CPLD CoolRunner -II Family 9K Gates 384 Macro Cells 125MHz 0.18um (CMOS) Technology 1.8V 256-Pin FTBGA

AMD
Manufacturer: AMD
Product Category: Programmable Logic, CPLDs
Avnet Manufacturer Part #: XC2C384-10FTG256I
RoHS 10 Compliant
NCNR
Obsolete

Xilinx CoolRunner-II CPLDs deliver the high speed and ease of use associated with the XC9500/XL/XV CPLD family with the extremely low power versatility of the XPLA3 family in a single CPLD. This means that the exact same parts can be used for high-speed data communications/ computing systems and leading edge portable products, with the added benefit of In System Programming. Low power consumption and high-speed operation are combined into a single family that is easy to use and cost effective. Clocking techniques and other power saving features extend the users’ power budget. The design features are supported starting with Xilinx ISE® 4.1i WebPACK tool.

Key Features

  • Optimized for 1.8V systems
    • Industry’s fastest low power CPLD
    • Densities from 32 to 512 macrocells
  • Industry’s best 0.18 micron CMOS CPLD
    • Optimized architecture for effective logic synthesis
    • Multi-voltage I/O operation — 1.5V to 3.3V
  • Advanced system features
    • Fastest in system programming · 1.8V ISP using IEEE 1532 (JTAG) interface
    • On-The-Fly Reconfiguration (OTF)
    • IEEE1149.1 JTAG Boundary Scan Test
    • Optional Schmitt trigger input (per pin)
    • Multiple I/O banks on all devices
    • Unsurpassed low power management · DataGATE external signal control
    • Flexible clocking modes · Optional DualEDGE triggered registers · Clock divider (÷ 2,4,6,8,10,12,14,16) · CoolCLOCK
    • Global signal options with macrocell control · Multiple global clocks with phase selection per macrocell · Multiple global output enables · Global set/reset
    • Abundant product term clocks, output enables and set/resets
    • Efficient control term clocks, output enables and set/resets for each macrocell and shared across function blocks
    • Advanced design security
    • Open-drain output option for Wired-OR and LED drive
    • Optional bus-hold, 3-state or weak pullup on select I/O pins
    • Optional configurable grounds on unused I/Os
    • Mixed I/O voltages compatible with 1.5V, 1.8V, 2.5V, and 3.3V logic levels on all parts
    • SSTL2_1,SSTL3_1, and HSTL_1 on 128 macrocell and denser devices
    • Hot pluggable
  • PLA architecture
    • Superior pinout retention
    • 100% product term routability across function block
  • Wide package availability including fine pitch:
    • Chip Scale Package (CSP) BGA, Fine Line BGA, TQFP, PQFP, VQFP, and QFN packages
    • Pb-free available for all packages
  • Design entry/verification using Xilinx and industry standard CAE tools
  • Free software support for all densities using Xilinx® WebPACK™ tool
  • Industry leading nonvolatile 0.18 micron CMOS process
    • Guaranteed 1,000 program/erase cycles
    • Guaranteed 20 year data retention

Technical Attributes

Find Similar Parts
Description Value
Operating Temperature Max 85
No. of Pins 256
IC Mounting Surface Mount
Speed Grade 10
IC Case / Package FTBGA
No. of Macrocells 384
Operating Temperature Min -40
No. of User I/Os 212

ECCN / UNSPSC / COO

Description Value
ECCN: 3A991.d
SCHEDULE B: PARTS...
HTSN: PARTS...

Documents

Please log in to view more information.
Add To Bom

Documents

Title Download Type Date Published
CoolRunner II CPLD Users Guide User-Guides 20130331
CLEAR ALL Compare (0/10)