EF-DI-VITERBI-SITE by AMD IP Cores | Avnet Asia Pacific

Inactivity Warning Dialog

Your session is about to timeout due to inactivity. Click OK to extend your time for an additional 30 minutes.

EF-DI-VITERBI-SITE

Viterbi Decoders are used in systems where data are transmitted and subject to errors before reception. Compatible with many common standards.

EF-DI-VITERBI-SITE in IP Cores by AMD
AMD
Manufacturer: AMD
Product Category: Programmable Logic, IP Cores
Avnet Manufacturer Part #: EF-DI-VITERBI-SITE
RoHS 6 Compliant
NCNR

Viterbi Decoders are used in systems where data are transmitted and subject to errors before reception. Compatible with many common standards such as DVB, 3GPP2, IEEE802.16, HiperLAN, Intelsat IESS-308/309, the Viterbi Decoder LogiCORE IP, along with other forward error correction cores from Xilinx offers highly-flexible concatenated codecs. The Viterbi Decoder LogiCORE IP consists of two basic architectures: a fully parallel implementation which gives fast data throughput and a serial implementation which occupies a small area. The core also has a puncturing option, giving a large range of transmission rates and reducing the bandwidth requirement on the channel. Puncturing can also be carried out externally to the decoder and the erasure pins in the erasure bus ERASE can be asserted to indicate the presence of null-symbols.

Key Features

  • High-speed, compact Viterbi Decoder
  • Available for Kintex™-7, Virtex®-7, Virtex-6, Virtex-5, Virtex-4, Spartan®-6, Spartan-3/XA, Spartan-3E/XA and Spartan-3A/AN/3A DSP/XA FPGAs
  • Fully synchronous design using a single clock
  • Parameterizable constraint length from 3 to 9
  • Parameterizable convolution codes
  • Parameterizable traceback length
  • Decoder rates from 1/2 to 1/7
  • Very low latency option
  • Minimal block RAM requirements; two block RAMs for a constraint length 7 decoder
  • Serial architecture for small area
  • Soft decision with parameterizable soft width
  • Multi-channel decoding
  • Dual rate decoder
  • Trellis mode
  • Erasure for external puncturing
  • BER monitor
  • Normalization
  • Synchronization
  • Best state option
  • Trellis Initialization options for packet handling
  • Direct traceback options for packet handling
  • For use with Xilinx CORE Generator™ software and Xilinx System Generator for DSP v13.1
  • Compatible encoder core available in the Xilinx CORE Generator software

Technical Attributes

Find Similar Parts
Description Value
Supported FPGA Families Artix-7|Kintex-7|Vir

ECCN / UNSPSC / COO

Description Value
ECCN: EAR99
SCHEDULE B: PARTS...
HTSN: PARTS...
CLEAR ALL Compare (0/10)