PDP SEO Portlet

MC100LVEL34DTR2G

3.3 V ECL ÷·2, ÷·4, ÷·8 Divider

Official logo for onsemi
Manufacturer:onsemi
Avnet Manufacturer Part #: MC100LVEL34DTR2G
Secondary Manufacturer Part#: MC100LVEL34DTR2G
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The MC100LVEL34 is a low skew 2, 4, 8 clock generation chip designed explicitly for low skew clock generation applications. The internal dividers are synchronous to each other, therefore, the common output edges are all precisely aligned. The VBB pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to VBB as a switching reference voltage. VBB may also rebias AC coupled inputs. When used, decouple VBB and VCC via a 0.01 F capacitor and limit current sourcing or sinking to 0.5 mA. When not used, VBB should be left open.The common enable (EN bar) is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. An internal runt pulsecould lead to losing synchronization between the internal divider stages. The internal enable flip-flop is clocked on the falling edge of the input clock; therefore, all associated specification limits are referenced to the negative edge of the clock input.Upon start-up, the internal flip-flops will attain a random state; the master reset (MR) input allows for the synchronization of the internaldividers, as well as multiple LVEL34s in a system.

  • 50 ps Typical Output-to-Output Skew
  • Synchronous Enable/Disable
  • Master Reset for Synchronization
  • 1.5 GHz Toggle Frequency
  • The 100 Series Contains Temperature Compensation.
  • PECL Mode Operating Range: VCC = 3.0 V to 3.8 V with VEE = 0V
  • NECL Mode Operating Range: VCC = 0 V with VEE = -3.0 V to -3.8 V
  • Open Input Default State
  • LVDS Input Compatible
  • Pb-Free Packages are Available

Technical Attributes

Find Similar Parts

Description Value
85 °C
-40 °C

ECCN / UNSPSC / COO

Description Value
Country of Origin: null
ECCN: EAR99
HTSN: PARTS...
Schedule B: PARTS...
In Stock :  0
Additional inventory
Factory Lead Time: 161 Weeks
Price for: Each
Quantity:
Min:2500  Mult:2500  
USD $:
0+
$0.00000