MT53E1G32D2FW-046 AIT:C
DRAM Chip Mobile LPDDR4 SDRAM 32Gbit 1G X 32 1.1V 200-Pin TFBGA
MT53E1G32D2FW-046 AIT:C is a mobile LPDDR4 SDRAM. The low-power DDR4 SDRAM (LPDDR4) is a high-speed, CMOS dynamic random-access memory device. This 8-bank device is internally configured with ×16 I/O. Each of the ×16 2,147,483,648-bit banks are organized as 131,072 rows by 1024 columns by 16 bits. LPDDR4 uses a double-data-rate (DDR) protocol on the DQ bus to achieve high-speed operation. The DDR interface transfers two data bits to each DQ lane in one clock cycle and is matched to a 16n-prefetch DRAM architecture.
- 16n prefetch DDR architecture, 8 internal banks per channel for concurrent operation
- Single-data-rate CMD/ADR entry, bidirectional/differential data strobe per byte lane
- Programmable READ and WRITE latencies (RL/WL), programmable and on-the-fly burst lengths (BL=16, 32)
- Directed per-bank refresh for concurrent bank operation and ease of command scheduling
- On-chip temperature sensor to control self refresh rate
- Partial-array self refresh (PASR), selectable output drive strength (DS), clock-stop capability
- 4GB (32Gb) total density, 4266Mb/s data rate per pin
- 1.10V VDD2/0.60V or 1.10V VDDQ operating voltage
- 200-ball TFBGA package, AEC-Q100 automotive qualified
- Operating temperature from -40°C to +95°C
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| 2.133 GHz | ||
| Mobile LPDDR4 | ||
| FBGA | ||
| Surface Mount | ||
| 1G x 32bit | ||
| 95 °C | ||
| -40 °C | ||
| 1.1 V V |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | null |
| ECCN: | EAR99 |
| HTSN: | 8542320036 |
| Schedule B: | 8542320023 |