MT41K256M16TW-107 XIT:P
DRAM, DDR3L, 4 Gbit, 256M x 16bit, 933 MHz, FBGA, 96 Pins
MT41K256M16TW-107 XIT:P is a DDR3L SDRAM. This DDR3 SDRAM uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is an 8n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write operation for the DDR3 SDRAM effectively consists of a single 8n-bit-wide, four-clock-cycle data transfer at the internal DRAM core and eight corresponding n-bit-wide, one-half-clock-cycle data transfers at the I/O pins. The device uses a READ and WRITE BL8 and BC4. An auto precharge function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst access.
- Differential clock inputs (CK, CK#), 8 internal banks
- Nominal and dynamic on-die termination (ODT) for data, strobe, and mask signals
- Programmable CAS (READ) latency (CL), programmable posted CAS additive latency (AL)
- Programmable CAS (WRITE) latency (CWL)
- Self-refresh temperature (SRT), automatic self refresh (ASR)
- Write levelling, multipurpose register, output driver calibration
- 256 Meg x 16 configuration
- 1866MT/s data rate, 13.91ns CL, premium lifecycle product (PLP)
- 96-ball FBGA package
- Industrial temperature range from -40°C = TC =+95°C
Technical Attributes
Find Similar Parts
Description | Value | |
---|---|---|
15 Bit | ||
933 MHz | ||
16 Bit | ||
4 Gbit | ||
DDR3L SDRAM | ||
FBGA | ||
Surface Mount | ||
Tin-Silver-Copper | ||
260 °C | ||
933 MHz | ||
46 mA | ||
1.07 ns | ||
256M x 16bit | ||
4 Gbit | ||
Surface Mount | ||
96 | ||
8 | ||
16 Bit | ||
16 Bit | ||
1.3500 V | ||
-40 to 95 °C | ||
95 °C | ||
-40 °C | ||
256M x 16 | ||
96F-BGA | ||
96 | ||
8 x 14 x 0.76 mm | ||
Industrial | ||
FBGA | ||
1.35 V | ||
DDR3L SDRAM |
ECCN / UNSPSC / COO
Description | Value |
---|---|
Country of Origin: | null |
ECCN: | EAR99 |
HTSN: | PARTS... |
Schedule B: | PARTS... |