MT41K256M16TW-107 AUT:P
DRAM, DDR3L, 4 Gbit, 256M x 16bit, 933 MHz, TFBGA, 96 Pins
MT41K256M16TW-107 AUT:P is a DDR3 SDRAM. It uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is an 8n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write operation for the DDR3 SDRAM consists of a single 8n-bit-wide, four-clock cycle data transfer at the internal DRAM core and eight corresponding n-bit-wide, one-half-clock-cycle data transfers at the I/O pins.
- 256Meg x 16 configuration, data rate is 1866MT/s, automotive certification
- Packaging style is 96-ball 8mm x 14mm FBGA
- Timing (cycle time) is 1.07ns at CL = 13 (DDR3-1866)
- Ultra-high temperature range is –40°C to +125°C, multipurpose register
- Supply voltage range is 1.283V to 1.45V, output driver calibration
- Differential bidirectional data strobe, 8n-bit prefetch architecture
- Differential clock inputs (CK, CK#), 8 internal banks
- Programmable CAS (READ) latency (CL), programmable CAS (WRITE) latency (CWL)
- Selectable BC4 or BL8 on-the-fly (OTF), self refresh mode
- Self refresh temperature (SRT), automatic self refresh (ASR)
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| 15 Bit | ||
| 933 MHz | ||
| 16 Bit | ||
| 4 Gbit | ||
| DDR3L SDRAM | ||
| FBGA | ||
| Surface Mount | ||
| Tin-Silver-Copper | ||
| 260 °C | ||
| 933 MHz | ||
| 32 mA | ||
| 20 ns | ||
| 256M x 16bit | ||
| 4 Gbit | ||
| Surface Mount | ||
| 96 | ||
| 8 | ||
| 16 Bit | ||
| 16 Bit | ||
| 1.3500 V | ||
| -40 to 125 °C | ||
| 125 °C | ||
| -40 °C | ||
| 256M x 16 | ||
| 96FBGA | ||
| 96 | ||
| 8 x 14 x 0.81 mm | ||
| Automotive | ||
| FBGA | ||
| 1.35 V | ||
| DDR3L SDRAM |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | null |
| ECCN: | EAR99 |
| HTSN: | 8542320036 |
| Schedule B: | 8542330000 |