PDP SEO Portlet

IS61LF204836B-7.5TQLI

SRAM Chip Sync Quad 3.3V 72M-Bit 2M x 36 7.5ns 100-Pin TQFP

Official logo for ISSI
Manufacturer:ISSI
Product Category: 内存, SRAM
Avnet Manufacturer Part #: IS61LF204836B-7.5TQLI
Secondary Manufacturer Part#: IS61LF204836B-7.5TQLI
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The 72Mb product family features high-speed, low-power synchronous static RAMs designed to provide burstable, high-performance memory for communication and networking applications. The IS61LF204836B is organized as 2,096,952 words by 36 bits. Fabricated advanced CMOS technology, the device integrates a 2-bit burst counter, high-speed SRAM core, and high drive capability outputs into a single monolithic circuit. All synchronous inputs pass through registers controlled by a positive-edge-triggered single clock input. Write cycles are internally self-timed and are initiated by the rising edge of the clock input. Write cycles can be one to four bytes wide as controlled by the write control inputs. Separate byte enables allow individual bytes to be written. Byte write operation is performed by using byte write enable (BWE\) input combined with one or more individual byte write signals (BWx\). In addition, Global Write (GW\) is available for writing all bytes at one time, regardless of the byte write controls. Bursts can be initiated with either ADSP\ (Address Status Processor) or ADSC\ \(Address Status Cache Controller) input pins. Subsequent burst addresses can be generated internally and controlled by the ADV\ (burst address advance) input pin. The mode pin is used to select the burst sequence order, Linear burst is achieved when this pin is tied LOW. Interleave burst is achieved when this pin is tied HIGH or left floating.

  • Internal self-timed write cycle
  • Individual Byte Write Control and Global Write
  • Clock controlled, registered address, data and control
  • Burst sequence control using MODE input
  • Three chip enable option for simple depth expansion and address pipelining
  • Common data inputs and data outputs
  • Auto Power-down during deselect
  • Single cycle deselect
  • Snooze MODE for reduced-power standby
  • JTAG Boundary Scan for PBGA package
  • Power Supply:Vdd 3.3V (+ 5%), Vddq 3.3V/2.5V (+ 5%)
  • JEDEC 100-Pin TQFP, 119-pin PBGA, and 165- pin PBGA packages
  • Lead-free available.

Technical Attributes

Find Similar Parts

Description Value
21 Bit
Flow-Through
117 MHz
SDR
72 Mbit
Matte Tin
260
117 MHz
250 mA
7.5 ns
72 Mbit
Surface Mount
MSL 3 - 168 hours
100
36 Bit
36 Bit
4
2 MWords
-40 to 85 °C
85 °C
-40 °C
100TQFP
100
14 x 20 x 1.4
No
Industrial
TQFP
3.465 V
3.135 V
3.3 V
Synchronous
3.3000 V

ECCN / UNSPSC / COO

Description Value
Country of Origin: null
ECCN: 3A991.b.2.a
HTSN: PARTS...
Schedule B: PARTS...
In Stock :  72
Ships in 1 bus. day
Additional inventory
Factory Lead Time: 70 Weeks
Price for: Each
Quantity:
Min:72  Mult:72  
USD $:
72+
$114.42209
144+
$96.12216