PDP SEO Portlet

GS881Z36CGD-150

SRAM Chip Sync Single 2.5V/3.3V 9M-Bit 256K x 36 7.5ns/3.8ns 165-Pin FBGA Tray

Manufacturer:Gsi Technology
Product Category: 記憶體, SRAM
Avnet Manufacturer Part #: GS881Z36CGD-150
Secondary Manufacturer Part#: GS881Z36CGD-150
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The GS881Z36C(T/D) is a 9Mbit Synchronous Static SRAM. GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or other pipelined read/double late write or flow through read/single late write SRAMs, allow utilization of all available bus bandwidth by eliminating the need to insert deselect cycles when the device is switched from read to write cycles. Because it is a synchronous device, address, data inputs, and read/ write control inputs are captured on the rising edge of the input clock. Burst order control (LBO) must be tied to a power rail for proper operation. Asynchronous inputs include the Sleep mode enable, ZZ and Output Enable. Output Enable can be used to override the synchronous control of the output drivers and turn the RAM's output drivers off at any time. Write cycles are internally self-timed and initiated by the rising edge of the clock input. This feature eliminates complex off chip write pulse generation required by asynchronous SRAMs and simplifies input signal timing. The GS881Z36C(T/D) may be configured by the user to operate in Pipeline or Flow Through mode. Operating as a pipelined synchronous device, in addition to the rising-edge-triggered registers that capture input signals, the device incorporates a rising-edge-triggered output register. For read cycles, pipelined SRAM output data is temporarily stored by the edge triggered output register during the access cycle and then released to the output drivers at the next rising edge of clock. The GS881Z36C(T/D) is implemented with GSI's high performance CMOS technology and is available in a JEDEC-standard 100-pin TQFP package.

  • User-configurable Pipeline and Flow Through mode
  • NBT (No Bus Turn Around) functionality allows zero wait read-write-read bus utilization
  • Fully pin-compatible with both pipelined and flow through NtRAM™, NoBL™ and ZBT™ SRAMs
  • IEEE 1149.1 JTAG-compatible Boundary Scan
  • 2.5 V or 3.3 V +10%/–10% core power supply
  • 2.5 V or 3.3 V I/O supply
  • LBO pin for Linear or Interleave Burst mode
  • Pin-compatible with 2M, 4M, and 18M devices
  • Byte write operation (9-bit Bytes)
  • 3 chip enable signals for easy depth expansion
  • ZZ pin for automatic power-down
  • JEDEC-standard packages
  • RoHS-compliant 100-lead TQFP and 165-bump BGA packages available

Technical Attributes

Find Similar Parts

Description Value
18 Bit
Flow-Through|Pipelined
150 MHz
SDR
9 Mbit
Tin-Silver-Copper
260
130@Flow-Through|140@Pipelined mA
2.7, 3.6 V
7.5@Flow-Through|3.8@Pipelined ns
9 Mbit
2.3, 3 V
Surface Mount
MSL 3 - 168 hours
165
36 Bit
36 Bit
1
256 kWords
0 to 70 °C
70 °C
0 °C
165FBGA
165
15 x 13 x 0.94 mm
No
Commercial
FBGA
3.6, 3.6 V
3, 3 V
3.3, 3.3 V
Synchronous
2.5, 3.3 V

ECCN / UNSPSC / COO

Description Value
Country of Origin: null
ECCN: 3A991.b.2.a
HTSN: PARTS...
Schedule B: PARTS...
In Stock :  0
Additional inventory
Factory Lead Time: 168 Weeks
Price for: Each
Quantity:
Min:144  Mult:144  
USD $:
1+
$0.00000