PDP SEO Portlet

GS8662DT38BGD-550I

SRAM Chip Sync Dual 1.8V 72M-Bit 2M x 36 0.45ns 165-Pin FBGA

Manufacturer:Gsi Technology
Product Category: 記憶體, SRAM
Avnet Manufacturer Part #: GS8662DT38BGD-550I
Secondary Manufacturer Part#: GS8662DT38BGD-550I
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The GS8662DT38BD is a built in compliance with the Sigma Quad-II+ SRAM pinout standard for Separate I/O synchronous SRAMs. They are 75,497,472-bit (72Mb) SRAMs. The GS8662DT38BD Sigma Quad SRAMs are just one element in a family of low power, low voltage HSTL I/O SRAMs designed to operate at the speeds needed to implement economical high performance networking systems.

  • 2.5 Clock Latency
  • Simultaneous Read and Write SigmaQuad™ Interface
  • JEDEC-standard pinout and package
  • Dual Double Data Rate interface
  • Byte Write controls sampled at data-in time
  • Burst of 4 Read and Write
  • Dual-Range On-Die Termination (ODT) on Data (D), Byte Write (BW), and Clock (K, K) inputs
  • 1.8 V +100/–100 mV core power supply
  • 1.5 V or 1.8 V HSTL Interface
  • Pipelined read operation
  • Fully coherent read and write pipelines
  • ZQ pin for programmable output drive strength
  • Data Valid Pin (QVLD) Support
  • IEEE 1149.1 JTAG-compliant Boundary Scan
  • 165-bump, 13 mm x 15 mm, 1 mm bump pitch BGA package
  • RoHS-compliant 165-bump BGA package available

Technical Attributes

Find Similar Parts

Description Value
19 Bit
Pipelined
550 MHz
QDR
72 Mbit
550 MHz
1285 mA
0.45 ns
72 Mbit
Surface Mount
165
36 Bit
36 Bit
2
2 MWords
-40 to 100 °C
100 °C
-40 °C
165FBGA
165
15 x 13 x 0.94 mm
No
Industrial
SigmaQuad SRAM
FBGA
1.8 V
Synchronous
1.8000 V

ECCN / UNSPSC / COO

Description Value
Country of Origin: null
ECCN: 3A991.b.2.b
HTSN: 8542320041
Schedule B: 8542320040
In Stock :  0
Additional inventory
Factory Lead Time: 84 Weeks
Price for: Each
Quantity:
Min:105  Mult:1  
USD $: