AMDZ ZYNQ

# Zynq<sup>™</sup> UltraScale+<sup>™</sup> MPSoC

## **OVERVIEW**

Zynq<sup>™</sup> UltraScale+<sup>™</sup> MPSoCs combine a high-performance Arm<sup>®</sup>-based multicore, multiprocessing system (PS) with ASIC-class programmable logic (PL). These devices, equipped with dual- and quad-core application processors, deliver maximum scalability and are capable of offloading critical applications, such as graphics and video pipelining, to dedicated processing blocks. Zynq UltraScale+ MPSoCs also feature a full complement of integrated peripherals and connectivity cores suitable for next-generation systems.

Fully integrated programmable logic enables custom co-processors and custom memory hierarchies to meet application-specific needs, including deep learning processing units (DPU) for AI/ML processing. The 16nm FinFET+ programmable logic communicates with the processing system through 6,000 interconnects, enabling bandwidth that is not possible with multichip solutions. Dramatic power savings are achieved through fine-grained control of power domains and gated power islands. With specialized processing elements for different workloads, Zynq UltraScale+ MPSoCs are optimal single-chip platforms for both cost-sensitive and high-performance applications.

## HIGHLIGHTS

## Massive PS-PL Bandwidth Enables Efficient Accelerators

- > 6,000 interconnects between PS and PL to avoid multi-chip I/O limitations
- > Extensive library of hardened and soft peripheral IP enables many interfaces
- > High-level language converts software bottlenecks into hardware accelerators
- > Multi-port hardened controller enables PS and PL access to common memory

## Packaging Innovation for Industry's Highest Compute Density

- > Integrated Fan-Out (InFO) packaging for ultra-compact form factor (9.5x15mm)
- > 60% less area (than flip-chip packaging) for better thermal & power distribution
- > 5X compute density vs. comparable ASSPs (DMIPS/mm<sup>2</sup>)
- > Available for ZU1, ZU2, and ZU3 devices

## Architectural Advantages vs. ASSPs

- > Custom memory hierarchy for highest throughput, lowest latency designs
- > Tightly coupled memory enables full isolation of safety-critical functions
- > Soft co-processors for offloading or extra processing capability
- > AI/ML processing capable with custom deep learning processing units (DPU)
- > Scalable with the full Zynq MPSoC portfolio, preserving your design investment



## TARGET APPLICATIONS

### Industrial

- Machine Vision
- > Industrial Networking (Time-Sensitive Networking)
- > Industrial Controllers
- > Retail Analytics
- > Robotics
- > Drives

#### Medical

- > Portable and Desktop Ultrasound
- > External Defibrillators
- > Endoscopy

## Automotive

- Monitoring Systems
- > Camera-enabled Driver Assist Systems

#### **AV Broadcasting**

- > Portable Pico Projectors
- Small Form Factor Broadcast

#### Aerospace & Defense

- > MILCOM Radio
- > Missiles & Munitions

Zynq UltraScale+ MPSoC

| FEATURES                                          | CG Devices                                                                                                                                                                                                                                                                     | EG Devices                     | EV Devices                               |
|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|------------------------------------------|
| PROCESSING SYSTEM                                 |                                                                                                                                                                                                                                                                                |                                |                                          |
| Application Processing Unit                       | Dual-core<br>Arm® Cortex®-A53                                                                                                                                                                                                                                                  | Quad-core<br>Arm Cortex-A53    | Quad-core<br>Arm Cortex-A53              |
| Real-Time Processing Unit                         | Dual-core<br>Arm Cortex-R5F                                                                                                                                                                                                                                                    | Dual-core<br>Arm Cortex-R5F    | Dual-core<br>Arm Cortex-R5F              |
| Graphics Processing Unit                          | -                                                                                                                                                                                                                                                                              | Arm Mali <sup>™</sup> -400 MP2 | Arm Mali-400 MP2                         |
| Video Codec Unit                                  | -                                                                                                                                                                                                                                                                              | -                              | Up to 8K @ 15fps<br>Supports H.264/H.265 |
| Embedded and External Memory                      | Embedded: 256KB On-Chip Memory w/ECC; 32KB L1 I/D Caches; 1MB L2 Cache<br>External: DDR4/3/3L & LPDDR4/3 w/ECC; Quad-SPI; NAND w/ECC; eMMC                                                                                                                                     |                                |                                          |
| PROGRAMMABLE LOGIC*                               |                                                                                                                                                                                                                                                                                |                                |                                          |
| System Logic Cells (K)                            | 600                                                                                                                                                                                                                                                                            | 1,143                          | 504                                      |
| DSP Slices                                        | 2,520                                                                                                                                                                                                                                                                          | 3,528                          | 1,728                                    |
| Transceivers                                      | 24 @ 16Gb/s                                                                                                                                                                                                                                                                    | 44 @ 16Gb/s<br>28 @ 32Gb/s     | 24 @ 16Gb/s                              |
| On-Chip Memory (Mb)                               | 44.2                                                                                                                                                                                                                                                                           | 80.4                           | 44.2                                     |
| PCle® Gen3                                        | 2                                                                                                                                                                                                                                                                              | 5                              | 2                                        |
| Clock Management Tiles (CMTs)                     | 8                                                                                                                                                                                                                                                                              | 11                             | 8                                        |
| High-Speed Connectivity                           | PCIe Gen2 x4; 2x USB3.0; SATA 3.1; DisplayPort; 4x Tri-mode Gigabit Ethernet                                                                                                                                                                                                   |                                |                                          |
| FEATURES OVERVIEW                                 |                                                                                                                                                                                                                                                                                |                                |                                          |
| Dynamic Power Management                          | <ul> <li>Multiple power domains with granular gating control</li> <li>Platform Management Unit for power, safety, and reliability</li> </ul>                                                                                                                                   |                                |                                          |
| Safety and Security Features                      | <ul> <li>Configuration Security Unit for anti-tamper and lockdown</li> <li>Support for 4096-bit RSA keys with SHA-3 hash functions</li> <li>Secure system boot with AES 256 decryption</li> <li>Full Arm TrustZone support</li> </ul>                                          |                                |                                          |
| Custom Memory Hierarchy                           | <ul> <li>&gt; Up to 10MB of internal local memory for co-processors and custom accelerators</li> <li>&gt; Built-in DDR controller for low latency memory access</li> <li>&gt; Tightly coupled memory enables isolated design flows for safety-critical applications</li> </ul> |                                |                                          |
| Deep Learning Processing Unit (DPU)<br>Compatible | <ul> <li>Configurable computation engine dedicated to convolutional neural networks</li> <li>Accelerate AI/ML functions easily with reference designs and pre-built AI models</li> </ul>                                                                                       |                                |                                          |

\*Maximum for each device family

# TAKE THE NEXT STEP

Zynq UltraScale+ MPSoCs are supported by comprehensive development tools, reference designs, an IP catalog, and evaluation platforms. For more information about Zynq UltraScale+ MPSoCs, visit <u>xilinx.com/zynq-ultrascale-plus</u>. Evaluation kits sold separately; see the <u>Zynq UltraScale+ MPSoC Kit Selection Guide</u> for details and place an order today.

#### DISCLAIMERS

The information contained herein is for informational purposes only and is subject to change without notice. While every precaution has been taken in the preparation of this document, it may contain technical inaccuracies, omissions and typographical errors, and AMD is under no obligation to update or otherwise correct this information. Advanced Micro Devices, Inc. makes no representations or warranties with respect to the accuracy or completeness of the contents of this document, and assumes no liability of any kind, including the implied warranties of noninfringement, merchantability or fitness for purposes, with respect to the operation or use of AMD hardware, software or other products described herein. No license, including implied or arising by estoppel, to any intellectual property rights is granted by this document. Terms and limitations applicable to the purchase or use of AMD's products are as set forth in a signed agreement between the parties or in AMD's Standard Terms and Conditions of Sale.

#### COPYRIGHT NOTICE

© Copyright 2023 Advanced Micro Devices, Inc. All rights reserved. Xiliinx, the Xilinx logo, AMD, the AMD Arrow logo, Alveo, Artix, Kintex, Kria, Spartan, Versal, Vitis, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Advanced Micro Devices, Inc. Other product names used in this publication are for identification purposes only and may be trademarks of their respective companies. AMBA, AMBA Designer, ARM, ARM1176JZ-S, CoreSight, Cortex, and PrimeCell are trademarks of ARM in the EU and other countries. PCIe, and PCI Express are trademarks of PCI-SIG and used under license. PID1846750