## **STA8100GA** # Teseo V family automotive multi-band multi-constellation GNSS precise engine receiver Datasheet - production data #### **Features** - AEC-Q100 qualified - STMicroelectronics 5<sup>th</sup> generation positioning receiver with 80 tracking channels and 4 fast acquisition channels compatible with 6 constellations: GPS, Galileo, GLONASS, BeiDou, QZSS, NAVIC (former IRNSS) - Dual band L1 and L5 single chip solution - Triple band capability with external RF STA5635A - ST-DRAW (Dead Reckoning Automotive Way) is supported on STA8100GAD and STA8100GADS only - SBAS systems: WAAS, EGNOS, MSAS, GAGAN, BeiDou - Code phase, carrier phase, doppler frequency measurement - Antenna sensing - PPS output - · Notch filter for anti-jamming - ARM® Cortex® M7 core: - Maximum clock frequency 314 MHz - 16 KB I-cache and 16 KB D-cache - 64 KB I-TCM and 384 KB D-TCM, core clock speed - Nested vector interrupt controller - JTAG debugging capability - 256 Kbyte system RAM - Hardware Security Module (HSM) with HW cryptographic co-processor is enabled for STA8100GAS only - 32 channels DMA - Memory interfaces: - SFC (Octal/Quad serial flash controller, SDR) - SD multimedia card - Serial interfaces: - 3 x UART - Synchronous serial port (SPI supported) - I<sup>2</sup>C - 2 x multi mode serial interfaces - 2 x CAN controllers - Core peripherals: - 2 x multi timer units - Watchdog timer - 1 x extended function timers - 32 kHz oscillator real time clock - AES decipher hardware accelerator - Power management unit, with separate power supply domain and on-chip LDO and high voltage/low voltage monitors: - Backup voltage domain 1.7 to 3.6 V with LDO for always-on core supply and HV/LV detectors, and dedicated IO-ring0 - Main voltage domain 1.7 to 3.6 V with LDO for switchable logic domain and HV/LV detectors for 85 °C maximum ambient temperature operations or 1.2 V +/ 5 % external voltage supply for 105 °C maximum ambient temperature operations - Separate RF domain with dedicated LDO - IO-ring1 1.8 or 3.3 V capable, and dedicated 1.8 V LDO - IO-ring2 3.3 V +/ -10 % capable - Fail safe GPIOs available - USB2.0 full speed (12 Mb/s) with integrated physical layer transceiver - ESD: 2 kV (HBM) and 500 V (CDM) - Automotive grade 105 °C option ## **Description** STA8100GA is part of the Teseo V family. STA8100GA is a multi-band multi-constellation positioning receiver IC able to manage all the GNSS constellations such as GPS, Galileo, Glonass, BeiDou, NAVIC (former IRNSS) and QZSS, in L1, L2, L5 and E6 frequency bands. Security feature (enabled only for STA8100GAS) is implemented in a dedicated sub-system, embedding cryptographic HW accelerator with protected access. STA8100GAD and STA8100GADS are offered with STMicroelectronics dead reckoning firmware called TESEO-DRAW. STA8100GA Contents ## **Contents** | 1 | Ovei | rview | 5 | |---|---------|-----------------------------------------------------------|-----| | 2 | Pin o | description | 6 | | | 2.1 | Block diagram | 6 | | | 2.2 | Package | 6 | | | 2.3 | Ball list | 6 | | 3 | Gene | eral description | 12 | | | 3.1 | Multi-constellation and multi-band | 12 | | | 3.2 | RF front end (G5RF) | 13 | | | 3.3 | Multi-band multi-constellation base band (G5BB) processor | 13 | | | 3.4 | MCU sub system | 13 | | | | 3.4.1 Caches | 13 | | | | 3.4.2 TCM | 13 | | | | 3.4.3 Nested Vector Interrupt Controller (NVIC) | 13 | | | | 3.4.4 AXI bus | 14 | | | 3.5 | APB peripherals | 14 | | | | 3.5.1 APB bridge 2 peripherals | 14 | | | | 3.5.2 APB bridge 1 peripherals | 14 | | | | 3.5.3 APB bridge 0 peripherals | 14 | | | | 3.5.4 AHB slave devices | 14 | | | 3.6 | eSRAM | 14 | | | 3.7 | Serial Flash Memory Controller (SFC) | 14 | | | 3.8 | SSP | 15 | | | 3.9 | UART | 15 | | | 3.10 | Watchdog Timer (WDT) | 15 | | | 3.11 | GPIO | 16 | | | 3.12 | Multi Timer Unit (MTU) | | | | · · · - | 3.12.1 MTU feature overview | | | | 3.13 | RTC | | | | 3.14 | MSP | | | | 3.15 | Direct Memory Access (DMA) | | | | 3.13 | Direct Methory Access (DIVIA) | 1 / | | 7 | Revi | on history | 38 | |---|-------|-------------------------------------------------------------------|----| | 6 | Orde | ng information | 37 | | | 5.1 | FBGA81 package information | 35 | | 5 | Pack | e information | 34 | | | | .6.5 USB - low speed and full speed mode | 33 | | | | .6.4 JTAG | | | | | .6.3 MSP master mode | 31 | | | | .6.2 SPI | 31 | | | | .6.1 SQIO | 30 | | | 4.6 | Digital interface AC timing characteristics (specified by design) | 30 | | | 4.5 | Power up timing sequence | 29 | | | 4.4 | RTC 32.768 kHz oscillator specifications | 28 | | | 4.3 | Electrical characteristics | 24 | | | 4.2 | Thermal data | 23 | | | 4.1 | Absolute maximum ratings | 23 | | 4 | Elect | cal specifications | 23 | | | 3.23 | full speed USB 2.0 | 22 | | | 3.22 | 2C high speed controller | | | | 3.21 | CAN interface | 22 | | | | .20.1 Power regions | 21 | | | 3.20 | Power Management Unit (PMU) | 20 | | | 3.19 | Reset | 20 | | | 3.18 | Serial boot pins | 19 | | | 3.17 | emperature sensor | 19 | | | 3.16 | Intenna sensing | 18 | | | | | | STA8100GA Overview ## 1 Overview STA8100GA is part of the Teseo V family. STA8100GA is a multi-band multi-constellation positioning receiver IC able to manage all the GNSS constellations such as GPS, Galileo, Glonass, BeiDou, NAVIC (former IRNSS) and QZSS, in L1, L2, L5 and E6 frequency bands. STA8100GA is able to receive GPS, Galileo plus Beidou on L1 and L5 bands simultaneously without the need of an external RF front-end. A dedicated interface allows receiving GNSS data from the external RF front-end STA5635A in order to manage the other GNSS bands (L2, L5, E6 bands) simultaneously with the L1 band signals, allowing also a triple frequency mode L1/L2/L5 or L1/L5/E6. STA8100GA provides to the main host via serial interface the precise raw measurements of all the visible GNSS satellites to let run any possible precise position algorithm. STA8100GA provides also an autonomous precision positioning calculation to main host using all the satellites constellations. STA8100GA is compliant with ST Automotive Grade qualification which includes in addition to AEC-Q100 requirements a set of production flow methodologies targeting zero defect per million. STA8100GAD and STA8100GADS are offered with STMicroelectronics dead reckoning firmware called TESEO-DRAW. With the help of HSM, STA8100GAS supports a secure boot and secure firmware upgrade procedures which allow only properly signed binaries to run on STA8100GAS. STA8100GA is fulfilling high quality and service level requirements of the Automotive market, is the ideal solution for in-dash navigation, smart antenna, car to car, V2X, OEM telematics, marine, drone, lawnmower and many other applications requiring a precise position. STA8100GA embeds separated LDOs to supply, the analog parts, the digital core and the IO ring of the device facilitating requirements to external power supply. The chip is manufactured in CMOS technology and housed in a LFBGA package 81 balls 8x8 mm body size 0.8 mm pitch. DS13006 Rev 4 5/42 Pin description STA8100GA ## 2 Pin description ## 2.1 Block diagram Figure 1. STA8100GAS block diagram Note: (\*) Security modules are only available for STA8100GAS version. ## 2.2 Package LFBGA 81 balls with 8 x 8 x 1.7 mm body size and 0.8 mm ball pitch. #### 2.3 Ball list Figure 2. Device ballout | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |---|----------|----------|----------|----------------------------|----------------------------|-------------|-------------|--------------|---------------| | Α | GND | SFC_CSN | VIO1_EXT | Q-mag1 | Q-sign2 | GPI06 | GPIO5 | EXT_REG_SEL | GND | | В | SFC_CLK | SFC_SIO5 | SFC_SIO2 | I-mag1 | I-mag2 | VDD_EXT_REG | VDD_EXT_REG | VDD_EXT_REG | UART2 RX | | С | VIO1_EXT | SFC_SIO6 | SFC_SIO3 | SFC_SIO1 | Q-mag2 | I-sign1 | TEST | UART2 TX | MAIN_PMU_AGND | | D | RTC_XTI | SFC_SIO7 | SFC_SIO4 | SFC_SIO0 | I-sign2 | Q-sign1 | VCORE_IN | VIO2_IN | STAND_BY_OUT | | E | RTC_XTO | RESETn | WAKEUP | BKP_PMU_AGND | GND | GND | JTAG-TMS | JTAG-TDI | JTAG-TDO | | F | TCXO_IN | VBK_OUT | VBK_IN | STANDBY_IN | GND | GND | V2V5_OUT | JTAG-TRSTn | JTAG-TCK | | G | VCC_PLL | GND_RF | GND_RF | GND_RF | GND_RF | VDD_EXT_REG | MSP1_Dout | GPIO67 | TSENS_AGND | | Н | LNA_IN | GND_RF | GND_RF | TP_IF_N/<br>ANTSens1/ AIN0 | TP_IF_P/<br>ANTSens2/ AIN1 | VIO2_IN | VIO2_IN | PPS_OUT | MSP1_CS | | J | VCC_LNA | LNA_OUT | RFA_IN | VRF_OUT | VRF_IN | UART1_TX | UART1_RX | MSP1_clk_out | MSP1_Din | Note: Balls all have alternate functionalities, which can be selected by relevant registers. STA8100GA Pin description Table 1. Power supply pins | Symbol | I/O voltage <sup>(1)</sup> | I/O | Description | Ball | |-----------------------|----------------------------|-----|--------------------------------------------|------------------------| | VRF_IN | 1.70 to 3.6 V | PWR | LDO RF power input - IO ring RF | J5 | | VRF_OUT | 1.2 V | PWR | LDO RF power output | J4 | | VCC_LNA | 1.2 V | PWR | LNA power input | J1 | | VCC_PLL | 1.2 V | PWR | RF VCC power input | G1 | | VBK_IN <sup>(2)</sup> | 1.62 to 3.6 V | PWR | LDO Backup power input - IO ring0 | F3 | | VBK_OUT | 1.2 V | PWR | LDO Backup power output | F2 | | VCORE_IN | 1.70 to 3.6 V | PWR | LDO Core power input | D7 | | VDD_EXT_REG | 1.2 V | PWR | LDO Core power output | B6, B7, B8, G6 | | VIO2_IN | 3 to 3.6 V | PWR | LDO IO ring2 power input - IO ring2 | D8, H6, H7 | | VIO1_EXT | 1.70 or 3.6 V | PWR | LDO IO ring1 power output - IO ring1 input | A3, C1 | | V2V5_OUT | 2.5 V | PWR | LDO Core 2.5 V output | F7 | | GND_PMU | GND | GND | Main voltage regulator ground | C9 | | GND_BKP_PMU | GND | GND | Backup voltage regulator ground | E4 | | GND_TSENS | GND | GND | Temperature sense block ground | G9 | | GND_RF | GND | GND | RF ground | G2, G3, G4, G5, H2, H3 | | GND | GND | GND | Ground | A1, A9, E5, E6, F5, F6 | <sup>1.</sup> Refer to Section 4: Electrical specifications. **Table 2. Main function pins** | Symbol | I/O voltage <sup>(1)</sup> | I/O | Description | Ball | Reset state | |-------------|----------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------| | EXT_REG_SEL | VCORE_IN | I | LDO Core Disable. When High the LDO CORE is off. Core is supplied by an external power source. | A8 | NA | | TEST | IO ring2 | I | TEST - JTAG enable. In mission/application mode this pin must be connected to GND. | C7 | Hi-Z/PD | | RTC_XTI | VBK_IN /<br>IO ring0 | I | If 32 kHz oscillator enabled then input of the 32 kHz oscillator amplifier circuit. Else CMOS input as electrical characteristic table. Both cases, it is the reference for real time clock counter circuitry. | D1 | NA | | RTC_XTO | VBK_IN /<br>IO ring0 | 0 | Output of the oscillator amplifier circuit. | E1 | NA | | RESETn | VBK_IN /<br>IO ring0 | I | Reset input with Schmitt-Trigger characteristics and noise. | E2 | Hi-Z/ PD | | WAKEUP | VBK_IN /<br>IO ring0 | I | When high, the device will wakeup and exit from Standby mode. It has higher priority compared to Standby_in pin. Wakeup from Standby mode. | E3 | Hi-Z | <sup>2.</sup> Backup power shall be applied at the same time or before VCORE\_IN, not after. Pin description STA8100GA | Table 2. Main function pins (continued | Table 2 | . Main | function | pins | (continued | |----------------------------------------|---------|--------|----------|------|------------| |----------------------------------------|---------|--------|----------|------|------------| | Symbol | Symbol I/O voltage <sup>(1)</sup> I/O | | Description | Ball | Reset state | |---------------------------|---------------------------------------|---|---------------------------------------------------|------|-------------| | STANDBY_IN <sup>(2)</sup> | VBK_IN /<br>IO ring0 | I | When low, the chip is forced in Standby mode. | F4 | Hi-Z | | STANDBY_OUT | VBK_IN | 0 | When low, it indicates device is in Standby mode. | D9 | Hi-Z | - 1. In Standby mode, if VIO1 and VIO2 are powered, GPIOs have no driving capabilities and no PD/PU is active. - If VCORE\_IN is removed before STANDBY\_IN has switched from high to low, STANDBY\_OUT remains high level, even if device enters in Standby mode. Table 3. RF front-end pins | | | | - | | |----------------|-------------|-----|--------------------------|------| | Symbol | I/O voltage | I/O | Description | Ball | | ANTSens2/ AIN1 | IO ring RF | I | Antenna sensing – TPIF_P | H5 | | ANTSens1/AIN0 | IO ring RF | I | Antenna sensing – TPIF_N | H4 | | LNA_IN | LNA VCC | I | LNA input | H1 | | LNA_OUT | LNA VCC | 0 | LNA output | J2 | | RFA_IN | VRFOUT | I | RFA input | J3 | | TCXO_IN | PLL VCC | I | TCXO input | F1 | Table 4. Memory interface (power fail safe IOs) | Symbol | I/O voltage | I/O | Description | Ball | Reset state | |----------|-------------|-----|-------------------------------------|------|-------------| | SFC_CLK | IO ring1 | 0 | Serial flash controller clock | B1 | Hi-Z/ PD | | SFC_CSN | IO ring1 | 0 | Serial flash controller chip select | A2 | Hi-Z/ PD | | SFC_SIO0 | IO ring1 | I/O | Serial flash controller data IO 0 | D4 | Hi-Z/ PD | | SFC_SIO1 | IO ring1 | I/O | Serial flash controller data IO 1 | C4 | Hi-Z/ PD | | SFC_SIO2 | IO ring1 | I/O | Serial flash controller data IO 2 | В3 | Hi-Z/ PD | | SFC_SIO3 | IO ring1 | I/O | Serial flash controller data IO 3 | C3 | Hi-Z/ PD | | SFC_SIO4 | IO ring1 | I/O | Serial flash controller data IO 4 | D3 | Hi-Z/ PD | | SFC_SIO5 | IO ring1 | I/O | Serial flash controller data IO 5 | B2 | Hi-Z/ PD | | SFC_SIO6 | IO ring1 | I/O | Serial flash controller data IO 6 | C2 | Hi-Z/ PD | | SFC_SIO7 | IO ring1 | I/O | Serial flash controller data IO 7 | D2 | Hi-Z/ PD | Table 5. External RF interface (power fail safe IOs) | | (Person tall of the second | | | | | | | | |--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------------|------|--|--|--|--| | Symbol | I/O voltage <sup>(1)</sup> | I/O | Description | Ball | | | | | | ISIG1 | IO ring1 (FS) | I | Ex RF interface I-Sign1 | C6 | | | | | | IMAG1 | IO ring1 (FS) | I | Ex RF interface I-Mag1 | B4 | | | | | | QSIG1 | IO ring1 (FS) | I | Ex RF interface Q-Sign1 | D6 | | | | | | QMAG1 | IO ring1 (FS) | I | Ex RF interface Q-Mag1 | A4 | | | | | | ISIG2 | IO ring1 (FS) | I | Ex RF interface I-Sign2 | D5 | | | | | STA8100GA Pin description Table 5. External RF interface (power fail safe IOs) (continued) | Symbol | I/O voltage <sup>(1)</sup> | I/O | Description | Ball | |--------|----------------------------|-----|-------------------------|------| | IMAG2 | IO ring1 (FS) | I | Ex RF interface I-Mag2 | B5 | | QSIG2 | IO ring1 (FS) | I | Ex RF interface Q-Sign2 | A5 | | QMAG2 | IO ring1 (FS) | I | Ex RF interface Q-Mag2 | C5 | <sup>1. (</sup>FS) Fail Safe IO Table 6. Communication interface pins | Symbol after bootstrap | I/O voltage <sup>(1)</sup> | I/O | AF | Function | Description | Ball | Reset | |------------------------|----------------------------|-----|---------|--------------|--------------------------------|------|-------| | GPIO6 | | I/O | Default | GPIO6 | _ | | PD | | | IO ring? (FC) | Ι | ALT A | CAN0_RX | CAN Receiver | A6 | _ | | | IO ring2 (FS) | I | ALT B | _ | _ | Ab | _ | | | | I/O | ALT C | I2C_SDA | I2C Data | | _ | | | | I/O | Default | GPIO5 | _ | | PD | | | | 0 | ALT A | CAN0_TX | CAN Transmitter | | _ | | GPIO5 | IO ring2 (FS) | I | ALT B | SFC_DQS | Serial Flash Controller<br>DQS | A7 | _ | | | | I/O | ALT C | I2C_CLK | I2C Cock | | | | PPS_OUT | | I/O | Default | GPIO32 | _ | | PD | | | IO ring2 (FS) | I | ALT A | _ | _ | H8 - | _ | | | | 0 | ALT B | UART0_TX | UART0 Transmitter | | _ | | | | 0 | ALT C | PPS_OUT | _ | | _ | | | IO ring1 (FS) | I/O | Default | GPIO91 | _ | J8 - | PD | | MSP1_clk_out | | I/O | ALT A | MSP1_clk | MSP1 Clock | | _ | | WSF I_CIK_OUT | To filig (F3) | I/O | ALT B | SSPCLK | SSP Clock | | _ | | | | 0 | ALT C | CLKOUT | Clock Output | | _ | | | | I/O | Default | GPIO90 | _ | | PD | | MSP1 CS | IO ring1 (FS) | I/O | ALT A | MSP1_CS | MSP1 Chip Select | H9 | _ | | WISP I_CS | io filigi (F3) | I/O | ALT B | SSPFRM | SSP Chip Select | пэ | _ | | | | I | ALT C | UART2_RX | UART2 Receiver | | | | | | I/O | Default | GPIO94 | _ | | PD | | | | I | ALT A | MSP1_Din | MSP1 Data Input | | _ | | MSP1_Din | IO ring1 (FS) | I | ALT B | SSPRXD | SSP Data Receive | J9 | _ | | | | 0 | ALT C | OCTOSPI_CLKn | OctoSPI Clock<br>Inverted | | _ | Pin description STA8100GA Table 6. Communication interface pins (continued) | Symbol after bootstrap | I/O voltage <sup>(1)</sup> | I/O | AF | Function | Description | Ball | Reset | |---------------------------|----------------------------|-----|---------|--------------|-------------------|------|-------| | | | I/O | Default | GPIO95 | _ | | PD | | MCD4 Davit | 10 : 4 (50) | 0 | ALT A | MSP1_Dout | MSP1 Data Output | 67 | _ | | MSP1_Dout | IO ring1 (FS) | 0 | ALT B | SSPTXD | SSP Data Transmit | G7 | _ | | | | 0 | ALT C | UART2 TX | UART2 Transmitter | | _ | | | | I/O | Default | JTAG-TRSTn | JTAG Reset | | PD | | JTAG-TRSTn <sup>(2)</sup> | 10 ring2 (FS) | 0 | ALT A | PPS_OUT | _ | Г0 | _ | | JIAG-IRSIII / | IO ring2 (FS) | I | ALT B | _ | _ | F8 | _ | | | | I | ALT C | Timer_OCMPA | Timer A Input | | _ | | | | I/O | Default | JTAG-TCK | JTAG Clock | | PD | | JTAG-TCK <sup>(2)</sup> | 10 rin =2 (FC) | I/O | ALT A | SSPCLK | SSP Clock | F0 | _ | | JIAG-TCK-/ | IO ring2 (FS) | I/O | ALT B | MSP0_clk | MSP0 Clock | - F9 | _ | | | | I | ALT C | Timer_ICAPA1 | Timer A Input | | _ | | | ) IO ring2 (FS) | I/O | Default | JTAG-TMS | JTAG TMS | | PU | | ITA O TAG(2) | | I/O | ALT A | SSPFRM | SSP Chip Select | | _ | | JTAG-TMS <sup>(2)</sup> | | I | ALT B | MSP0_Din | MSP0 Data Input | E7 | _ | | | | 0 | ALT C | UART0_RTS | UART0 RTS | | _ | | | | I/O | Default | JTAG-TDI | JTAG Data Input | | PU | | JTAG-TDI <sup>(2)</sup> | 10 ring? (ES) | I | ALT A | SSPRXD | SSP Data Receive | _ | _ | | JIAG-IDIV | IO ring2 (FS) | 0 | ALT B | MSP0_Dout | MSP0 Data Output | - E8 | _ | | | | 0 | ALT C | UART0_CTS | UART0 CLR | | _ | | | | I/O | Default | JTAG-TDO | JTAG Data Output | | PD | | JTAG-TDO <sup>(2)</sup> | 10 ring? (ES) | 0 | ALT A | SSPTXD | SSP Data Transmit | E9 | _ | | JIAG-IDO | IO ring2 (FS) | I/O | ALT B | MSP0_CS | MSP0 Chip Select | E9 | _ | | | | I | ALT C | PPS_IN | PPS Input | | _ | | | | I/O | Default | USB_DM | USB Minus | | PD | | UART1 RX | IO ring2 | I | ALT A | UART1_RX | UART1 Receiver | J7 | _ | | UARTI_RX | 10 filigz | I/O | ALT B | I2C_SDA | I2C Data | 37 | _ | | | | I | ALT C | CAN1_RX | CAN1 Receiver | | _ | | | | I/O | Default | USB_DP | USB Positive | | PD | | LIADT1 TV | IO ring2 | 0 | ALT A | UART1_TX | UART1 Transmitter | IE. | _ | | UART1_TX | IO IIIIgz | I/O | ALT B | I2C_CLK | I2C Clock | - J6 | _ | | | | 0 | ALT C | CAN1_TX | CAN1 Transmitter | | _ | STA8100GA Pin description Table 6. Communication interface pins (continued) | Symbol after bootstrap | I/O voltage <sup>(1)</sup> | I/O | AF | Function | Description | Ball | Reset | |------------------------|----------------------------|---------------|---------|----------|-------------------|------|-------| | | | I/O | Default | GPIO89 | _ | | PD | | UART2_RX | IO ring2 (FS) | I | ALT A | UART2_RX | UART2 Receiver | B9 | _ | | UARTZ_RX | 10 filigz (F3) | I/O | ALT B | _ | _ | БЭ | _ | | | | 0 | ALT C | _ | _ | | _ | | | IO ring2 (FS) | I/O | Default | GPIO88 | _ | | PD | | UART2_TX | | 0 | ALT A | UART2_TX | UART2 Transmitter | C8 | _ | | UARTZ_TX | | I/O ALT B — — | | Co | _ | | | | | | 0 | ALT C | _ | _ | | _ | | | | I/O | Default | GPIO67 | _ | | PD | | GPIO67 | IO ring2 | 0 | ALT A | _ | | | _ | | | I I IIIIgz | I/O | ALT B | UART0_RX | _ | G8 | _ | | | | I | ALT C | PPS_IN | _ | | _ | <sup>1. (</sup>FS) Fail Safe IO <sup>2.</sup> JTAG pins can be configured as GPIO in a dedicated alternate function mode as: TRSTn=GPIO0, TCK=GPIO1, TMS=GPIO2, TDI=GPIO3, TDO=GPIO4 General description STA8100GA ## 3 General description #### 3.1 Multi-constellation and multi-band The constellations that STA8100GA supports are the following ones: - GPS (L1 C/A, L2C, and L5) - GLONASS (L10F, L20F) - BeiDou (B1C, B1I, B2a, B2I) - GALILEO (E1, E5a, E5b, E6) - QZSS (L1 C/A, L2C, L5) - NAVIC former IRNSS (L5) Carrier phase raw measurements are also provided. STA8100GA supports the simultaneous usage of all constellations in parallel on L1 band: GPS, GLONASS, GALILEO, BeiDou, and QZSS in addition to SBAS. STA8100GA also supports all the other bands in combination with the external STA5635A radio frequency front end. The most important GNSS user cases that can be supported by STA8100GA and STA5635A are listed in the below table. Each of those cases would require a dedicated firmware: NAVIC Constella SBAS **GPS/QZSS Glonass** BeiDou Galileo tion L<sub>10</sub>F L<sub>2</sub>OF Frequency L1 C/A L2C L5 **B1I** B<sub>2</sub>I B<sub>2</sub>A E1 E<sub>5</sub>b E5A **E6** L5 L1 C/A Case 0 ı Ε 1 Ε ı Τ Τ \_\_ Case 1 I ı Ε ı Ε I I Case 2 ı Ε 1 Τ Ι Ε ı Case 3 ı F ī ı Ε ı ı Case 4 ı Ε I ı 1 I Ε Case 5 ı Ε ı ı ı Ε ı Case 6 ı Τ Ι ı Ε Τ Case 7 ١ I ı I I I ı Case 8 ı Τ ١ ı Τ 1 Case 9 ı Ī I Ε ı Ε ı Case 10 I Ε I Ε I ı ı Table 7. GNSS user cases Note: Maximum 64 satellites tracked simultaneously. I= Internal STA8100GA RF Section E= External STA5635A RF Receiver STA8100GA General description ## 3.2 RF front end (G5RF) The integrated RF front-end is able to support different bands (L1, L2, L5, and E6) thanks to a programmable and flexible RF-IF chain driven by a fractional PLL. The RF\_IF chain is followed by a 3-bit ADC able to convert the IF signal to Sign (SIGN) and Magnitude (MAG1, MAG0) bit. The MAG bit is internally integrated in order to control the variable gain amplifiers. The embedded fractional PLL allows supporting a wide range of reference clocks (10 to 55 MHz). ## 3.3 Multi-band multi-constellation base band (G5BB) processor STA8100GA integrates G5BB proprietary IP, which is the STMicroelectronics latest generation high-sensitivity baseband processor fully compliant with all different constellations and bands: GPS, Galileo, Glonass, BeiDou, NAVIC (former IRNSS) and QZSS systems. ## 3.4 MCU sub system The Cortex® M7 core masters the system resources (memories, registers, and external memory controllers) through the AXI, AHB and APB interconnections present in the SOC. #### 3.4.1 Caches The size of the instruction and data cache used for ARM® sub-system in STA8100GA is 16 KB each. #### 3.4.2 TCM ARM® Cortex® M7 has a TCM Control Unit (TCU) with TCM interfaces and an AHB slave (AHBS) interface for system access to TCMs. These TCM memories are integrated outside the ARM® sub-system. STA8100GA has a 64 KB ITCM memory and 384 KB of DTCM memory. In the DTCM memory 160 KB is dedicated for ARM® usage and the remaining 224 KB DTCM is shared between the ARM® sub-system and the G5BB module. ARM® provides access to the TCM memories through an AHB slave interface. This AHBS interface is connected to the AMBA infrastructure in STA8100GA so that DMA present on the bus can access the TCM memories MCU. #### 3.4.3 Nested Vector Interrupt Controller (NVIC) This Nested Vectored Interrupt Controller (NVIC) allows the operative system interrupt handler to quickly dispatch interrupt service routines in response to peripheral interrupts. It provides a software interface to the interrupt system. ARM® Cortex® M7 has an NVIC module for handling the interrupts. The NVIC supports 128 interrupts with 16 levels of priority, which can be changed dynamically. The software can control each request line to generate software interrupts. DS13006 Rev 4 13/42 General description STA8100GA #### 3.4.4 AXI bus AXI Bus matrix handles major high bandwidth transactions for STA8100GA. It connects the SRAM, boot ROM and external memory controllers, which provide access to the external Flash. ARM® acts as a master on this bus with the highest priority. ## 3.5 APB peripherals ## 3.5.1 APB bridge 2 peripherals AHB to APB Bridge 2 sits on AHB bus matrix 0 as a slave and is used to connect peripherals. These slaves will be accessed by AHB masters connected to AHB bus matrix 0. The peripherals connected to APB 2 are: UART2, MSP1, GPIO PORT 2, MTU1. ### 3.5.2 APB bridge 1 peripherals AHB to APB bridge 1 sits on AHB bus matrix 0 as a slave and is used to connect peripherals. These slaves will be accessed by AHB masters connected to AHB bus matrix 0. The peripherals connected to APB 1 are UART1, EFT0, EFT1, GPIO PORT 0 and 1, MTU0, OTP, SSP, Thermal sensor, Watchdog timer. ### 3.5.3 APB bridge 0 peripherals AHB to APB bridge 0 sits on AHB bus matrix 0 as a slave and is used to connect peripherals. These slaves will be accessed by AHB masters connected to AHB bus matrix0. The peripherals connected to APB 0 are the ones on the always on domain: PRCC always ON, RTC. #### 3.5.4 AHB slave devices There are some AHB slave devices which are connected to AHB bus matrix 0. #### 3.6 eSRAM 256 KB of embedded RAM are available on top of the TCM RAM. The eSRAM is directly connected to the MCU through the AXI bus. It can be used for data and instruction. ## 3.7 Serial Flash Memory Controller (SFC) The Serial Flash Memory Controller supports single, quad and octal memories. It can be used for in place execution thanks to direct memory mapping. STA8100GA General description ### 3.8 SSP STA8100GA has one Synchronous Serial Ports (SSPs). The SSP is a master or slave interface that enables synchronous serial communication with slave or master peripherals having one of the following: - Serial peripheral interface bus standards - Synchronous serial protocol bus standards - Micro-wire interface bus standards - Unidirectional interface In both master and slave configurations, the SSP has the following features: - Parallel-to-serial conversion on data written to an internal 32-bit wide, 32-location deep transmit FIFO - Serial-to-parallel conversion on received data, buffering it in a 32-bit wide, 32-location deep receive FIFO - Programmable data frame size from 4 to 32 bits - Programmable clock bit rate and pre-scaler - Programmable clock phase and polarity in SPI mode - Support for direct memory access (DMA) #### 3.9 **UART** The UARTx performs serial-to-parallel conversion on data asynchronously received from a peripheral device on UARTx\_RX pin, and parallel-to-serial conversion on data written by CPU for transmission on UARTx\_TX pin. The transmit and receive paths are buffered with internal FIFO memories allowing up to 64 data byte for transmission, and 64 data byte with 4-bit status (break, frame, parity, and overrun) for receive. FIFOs may be burst-loaded or emptied by the system processor or DMA, from one to sixteen words per transfer. ## 3.10 Watchdog Timer (WDT) Watchdog Timer (WDT) provides a way of recovering from software crashes. The watchdog clock is used to generate a regular interrupt (Irq\_wdt), depending on a programmed value. The watchdog monitors the interrupt and asserts a HW reset signal (WDOGRES) if the interrupt remains unserviced for the entire programmed period. The WDT is counting down at a fixed frequency of 32.768 kHz. The watchdog timer peripheral can be used as free-running timer or as watchdog to resolve processor malfunctions due to hardware or software failures. Feature set overview: - 16-bit down counter - 8-bit clock pre-scaler - Safe reload sequence - Free-running timer mode - End of counting interrupt generation General description STA8100GA ### 3.11 GPIO There are 34 GPIOs in this device. The GPIO block provides programmable inputs or outputs. Each input or output can be controlled in two modes: - Software mode through an APB bus interface - Alternate function mode, where GPIO becomes a peripheral input or output line Any GPIO input can be independently enabled or disabled (masked) for interrupt generation. User can select for each GPIO which edge (rising, falling, both) will trigger an interrupt. A de-bouncing logic can be enabled for each GPIO to filter glitches on IOs before going to the Interrupt generation and CPU read value. All GPIOs are fail safe to avoid leakage consumption in any condition even when the ring is off and the external line is logic level high. ## 3.12 Multi Timer Unit (MTU) Multi Timer Unit consists of eight timers. Each timer is clocked by MXTAL frequency divided by 8 (which means 2.4 MHz with a 19.2 MHz crystal) or REFCLK (32.768 kHz) inputs. #### 3.12.1 MTU feature overview - The Multi Timer Unit provides access to four interrupt generating programmable 32-bit Free-Running decrementing Counters (FRCs) allowing up to four counts to be performed in parallel. - The FRCs have their own clock input, allowing the counters to run from a much slower clock than the system clock. - In each FRC the 32-bit counter is split up into two 16-bit counters. #### 3.13 RTC This is an always-on power domain dedicated to RTC logic (backup system) with 256 bytes SRAM and supplied with a dedicated voltage regulator. The RTC provides a high resolution clock which can be used for GPS. It keeps the time when the system is inactive and can be used to wake the system up when a programmed alarm time is reached. It has a clock trimming feature to compensate for the accuracy of the 32.768 kHz crystal and a secured time update. STA8100GA General description #### RTC features: - 47-bit counter clocked by 32.768 kHz clock - 32-bit for the integer part (seconds) and 15-bit for the fractional part - The integer part and the fractional part are readable independently - The counter, once enabled, can be stopped - Integer part load register (32-bit) - Fractional part load register (15-bit) - Load bit to transfer the content of the entire load register (integer + fractional part) to the 47-bit counter Once set by the MCU, this bit is cleared by the hardware to signal to the MCU that the RTC has been updated. ### 3.14 MSP STA8100GA has one Multi mode Serial Port (MSP). The following section describes the functionalities of the MSP unit. The Multi mode Serial Port (MSP) is a synchronous transmitter serial interface. The MSP provides: - Element (data) sizes of 8, 10, 12, 14, 16, 20, 24, and 32 bits, LSB or MSB first - Programmable frequency shift clock for data transfer - Direct interface to SPI compliant devices - Transmit first-in, first-out memory buffers (FIFOs), 32 bits wide, 8 locations deep ## 3.15 Direct Memory Access (DMA) The DMAC is an Advanced Microcontroller Bus Architecture (AMBA) compliant System-on-Chip (SoC) peripheral. The DMAC is an AMBA AHB module, and connects to the Advanced High-performance Bus (AHB). General description STA8100GA Module key features: - Eight DMA channels. Each channel can support a unidirectional transfer. - The DMAC provides 32 peripheral DMA request lines. - Single DMA and burst DMA request signals. - Memory-to-memory, memory-to-peripheral, peripheral-to-memory, and peripheral-to-peripheral transfers. - Scatter or gather DMA support through the use of linked lists. - Hardware DMA channel priority. DMA channel 0 has the highest priority and channel 31 has the lowest priority. - If requests from two channels become active at the same time, the channel with the highest priority is serviced first. - AHB slave DMA programming interface to the DMA control registers. - Two AHB bus masters for transferring data. - Programmable DMA burst size. - · Working on AHB clock. ## 3.16 Antenna sensing The following figures show how the antenna sensing circuit works. SENSE1 and SENSE2 input voltage range must be between VRF\_IN and GND. Figure 3. Antenna sensing configuration when antenna is supplied with 3.3 V Antenna sensing detection in STA8100GA uses two comparators with hysteresis. If the antenna is supplied with a voltage of 3.3 V the antenna sensing can be connected as showed in the picture. The following tables show thresholds when current is rising and when is falling with R = $1.4~\Omega$ and V ant = 3.3~V. STA8100GA General description Table 8. Antenna sensing current - power rising | Current from antenna<br>(when current is rising) | SENSE<1> | SENSE<0> | | | |--------------------------------------------------|----------|----------|--|--| | I < 24 mA | 0 | 0 | | | | 24 ≤ I ≤ 62 mA | 0 | 1 | | | | I > 62 mA | 1 | 1 | | | Table 9. Antenna sensing current - power falling | Current sunk from antenna (when current is falling) | SENSE<1> | SENSE<0> | |-----------------------------------------------------|----------|----------| | I > 53 mA | 1 | 1 | | 16 ≤ I ≤ 53 mA | 0 | 1 | | I < 16 mA | 0 | 0 | ## 3.17 Temperature sensor Thermal sensor provides digital measurement of junction temperature. Temperature measurement range is -40 to 125 °C. It uses integrated bandgap reference and 8-bit ADC. The temperature sensor provides two threshold registers. Writing in these registers and enabling the threshold mode compare the temperature recorded with the threshold value. If the temperature is higher than the upper threshold register or lower than the lower threshold register, it generates an interrupt if enabled. Table 10. Temperature sensor | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |---------------------|-------------|--------------------------------|---------------------|------|-------|------| | Tsens | Sensitivity | _ | _ | _ | 1 | °C | | Tacc <sup>(1)</sup> | Accuracy | Calibration performed at 125°C | +/-3 <sup>(2)</sup> | | +/-10 | °C | <sup>1.</sup> Best accuracy is at calibrated temperature. ## 3.18 Serial boot pins UART2-TX (Boot0) pin is used to select the boot configuration of Cortex® M7. The ROM code starts the boot process which then reads the PRCC register (UART2-TX) which has already latched the UART2-TX pin (C8 ball) status after latch reset. Based on this register value, the code is loaded from one of the two options as given in the table below: <sup>2.</sup> Limited by manufacturing calibration environment. General description STA8100GA Table 11. Boot peripheral selection | Pin | ROM action | |--------------|-----------------------------------------| | UART2-TX = 0 | Boot from flash memory - SFC controller | | UART2-TX = 1 | Boot from peripheral - UART | ### **3.19** Reset After a reset, the Cortex® M7 is woken-up by the ROM code. The PRCC module is used to sequence through all the steps needed to properly reset the device and prepare it to fetch the first instruction of the user application code. STA8100GA has the following reset options: - 1. Pad reset: SoC will have active low chip reset (RESET) pad. Low (zero) status on this pad will keep device in the reset. Assertion of this pin low should be minimum of 5 ms. - Power on reset: The power on reset circuitry is embedded in the main voltage regulator built on HV supply (VCORE\_IN) of regulator. It ensures all voltage monitors are under reset state until VCORE\_IN (or VDD\_EXT\_REG) minimum voltage is reached. - 3. Hardware resets: The internal voltage regulator embeds multiple LVD (Low Voltage Detector) and HVD (High Voltage Detector) which are used in the reset sequence. - 4. Soft reset: Different peripherals present on STA8100GA can be reset independently through registers present inside PRCC module. ## 3.20 Power Management Unit (PMU) STA8100GA embeds five voltage regulators (LDO): Table 12. LDO on-chip regulators | LDO | Supply regions | Input voltage | Typical output voltage<br>at 25°C | |------------|---------------------|-------------------------|-----------------------------------| | CORE LDO | Core | VCORE_IN = 1.62 – 3.6 V | 1.2 V | | LDO2v5 | Safmem, temp sensor | VIO_IN = 3.3 V | 2.5 V | | IO LDO | IO ring 1 | VIO_IN = 3.3 V | 1.8 V | | BACKUP LDO | Always on | VBK_IN = 1.62 – 3.6 V | 1.2 V | | RFLDO | RF | VRF_IN = 1.62 – 3.6 V | 1.1 V | STA8100GA General description Figure 4. LDO on-chip regulators dependencies ## 3.20.1 Power regions STA8100GA has six major power regions. The modules present inside each power region are given below. - 1. Always on backup region: 1.2 V - prcc\_backup - RTC - Backup RAM 256 bytes - 2. Switchable region: 1.2 V - ARM® core - Other digital IPs - 3. RF: 1.1 V - 4. OTP: 2.5 V - 5. IO ring1: 1.8 V or 3.3 V - 6. IO ring2: 3.3 V General description STA8100GA By default IO ring1 is at 1.8 V supplied by internal LDO IO. If IO ring1 has to be at 3.3 V then external supply must be applied on VIO1 at 3.3 V. The switchable power region can be supplied by an external voltage regulator directly at pin VDD\_EXT\_REG. The integrated LDO CORE has to be switched off by forcing EXT\_REG\_SEL to high voltage. The usage of the external regulator to supply the switchable power region is mandatory in applications that require to sustain 105 °C. #### 3.21 CAN interface CAN sub-system comprises two fully independent FD-CAN controllers: CAN0 and CAN1. Both controllers conform with CAN protocol version 2.0 part A, B and ISO 11898-1: 2015. Maximum data bit rate supported is 1Mbit/s. ## 3.22 I2C high speed controller One I2C high speed controller interface is capable of master/slave modes in multi-master environment. It is DMA capable and multiple baud rates are supported: 100/ 400/ 1000/ 3400 Kbits/s. ## 3.23 Full speed USB 2.0 It supports 12 Mbps (full speed) and 1.5 Mbps (low speed) serial data transmission according to USB 2.0 OTG controller specification. # 4 Electrical specifications ## 4.1 Absolute maximum ratings Table 13. Absolute maximum ratings with on chip LDO voltage regulation | Symbol | Parameter | Va | Unit | | |----------------------------|------------------------------------------------|------|--------|-------| | Symbol | Farameter | Min. | Max. | Offic | | VRF_IN | Supply voltages | -0.3 | 3.9 | V | | VCORE_IN | Supply voltages | -0.3 | 3.9 | V | | VBK_IN | Supply voltages | -0.3 | 3.9 | V | | VIO_IN | Supply voltages | -0.3 | 3.9 | V | | VDD_EXT_REG <sup>(1)</sup> | Supply voltages | -0.3 | 1.4 | V | | $T_J$ | Junction operating temperature | -40 | 125 | °C | | TS | Storage temperature | -55 | 150 | °C | | ESDHBM | Electro static discharge – Human Body Model | _ | +/-2 | kV | | ESDCDM <sup>(2)</sup> | Electro static discharge – Charge Device Model | _ | +/-500 | V | | LU | Latch Up | -100 | +100 | mA | <sup>1.</sup> EXT\_REG\_SEL = high ## 4.2 Thermal data Table 14. Thermal data | Symbol | Parameter | Value | Unit | |--------------------------------|--------------------------------------------------|-------------|------| | T <sub>AMB</sub> | Ambient operating temperature | - 40 to 105 | °C | | $\theta_{JA}^{(1)}$ | Thermal resistance junction-ambient | 33 | °C/W | | Ψ <sub>JC</sub> <sup>(2)</sup> | Thermal characterization parameter junction-case | 3 | °C/W | <sup>1.</sup> Multilayer 2s2p as per JEDEC JESD51-2 <sup>2.</sup> RFA\_IN ESDCDM Max is +/-150V. LNA\_IN ESDCDM Max is +/-250V <sup>2.</sup> JESD51-8 ## 4.3 Electrical characteristics Table 15. Operating junction temperature range | Parameter | Min. | Тур. | Max. | Units | |----------------------|------|------|------|-------| | Junction temperature | -40 | 27 | 125 | °C | ## Table 16. VDD\_EXT\_REG - external core power supply | Parameter | Min. | Тур. | Max. | Units | Comment | |------------------------------------------|------|------|------|-------|--------------------| | External core power supply (VDD_EXT_REG) | 1.18 | 1.25 | 1.32 | V | EXT_SEL_REG = High | ### Table 17. PMU11 - Functional specifications | Specification | Min. | Тур. | Max. | Units | Comment | | | | |-----------------------------------------------------------------------------|-------|------|------|-------|----------------------------------------------------------------------------------------------|--|--|--| | L | DO_BK | | | | | | | | | Input voltage (VBK_IN) | 1.7 | 3.3 | 3.6 | V | _ | | | | | Output voltage (VBK_OUT) | 1.10 | 1.2 | 1.26 | V | _ | | | | | Load current at normal mode | _ | _ | 2 | mA | _ | | | | | Load current at deep standby mode | _ | _ | 50 | uA | Tamb<27 °C,<br>VBK_IN=1.8 V | | | | | LDO power consumption at normal mode (specified by design) | _ | _ | 20 | uA | _ | | | | | LDO power consumption at deep standby mode (specified by design) | _ | 1 | _ | uA | Tamb<27 °C,<br>VBK_IN=1.8 V | | | | | LDO power down consumption (specified by design) | _ | _ | 1 | uA | _ | | | | | External capacitance (VBK_OUT) (specified by design) | 0.5 | 1 | 1.2 | uF | _ | | | | | Line regulation | _ | _ | 10 | mV | _ | | | | | Load regulation VO = 1.2 V max at lout = 0 mA VO = 1.1 V max at lout = 2 mA | _ | _ | 100 | mV | _ | | | | | Start-up time (specified by design) | _ | _ | 600 | μs | _ | | | | | VBK_IN slew rate | 0.04 | _ | 400 | ms | In case of VBK_IN slew rate < Min., a 10 Ohm serial resistance is recommended on VBK_IN line | | | | Table 18. PMU12 - Functional specifications | Table 18. PMU12 - Functional Specifications | | | | | | | | | | |---------------------------------------------|------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Min. | Тур. | Max. | Units | Comment | | | | | | | LDO_CORE | | | | | | | | | | | 1.71 | 3.3 | 3.6 | V | _ | | | | | | | 1.14 | 1.25 | 1.30 | V | EXT_REG_SEL<br>= low<br>(VDD_EXT_REG) | | | | | | | _ | _ | 450 | mA | _ | | | | | | | _ | _ | 200 | uA | _ | | | | | | | _ | _ | 4 | uA | _ | | | | | | | 2.35 | 4.7 | 6.35 | uF | EXT_REG_SEL<br>= low<br>(VDD_EXT_REG) | | | | | | | _ | _ | 10 | mV | _ | | | | | | | _ | 1 | 70 | mV | _ | | | | | | | _ | _ | 150/100 | mA/nS | _ | | | | | | | _ | 15 | _ | us | _ | | | | | | | L | DO IO | | | | | | | | | | 3 | 3.3 | 3.6 | V | _ | | | | | | | 1.72 | 1.80 | 1.90 | V | _ | | | | | | | _ | _ | 90 | mA | _ | | | | | | | _ | _ | 200 | uA | _ | | | | | | | _ | _ | 4 | uA | _ | | | | | | | 1.1 | 2.2 | 3 | uF | _ | | | | | | | | _ | 10 | mV | _ | | | | | | | _ | _ | 100 | mV | _ | | | | | | | _ | _ | 90/100 | mA/ns | _ | | | | | | | _ | 25 | _ | us | _ | | | | | | | L | DO_RF | | | | | | | | | | 1.62 | _ | 3.6 | V | _ | | | | | | | 1 | 1.15 | 1.25 | V | _ | | | | | | | | | | | | | | | | | | | Min. LD0 1.71 1.14 2.35 1.72 1.1 1.1 1.62 | Min. Typ. LDCORE 1.71 3.3 1.14 1.25 — — — — — — — — — — — — — 15 LDO IO 3 3 3.3 1.72 1.80 — — — — 1.1 2.2 — — — — — — — — 1.1 2.2 — — — — 1.1 2.2 — — — — — — — — — — — — 1.62 — | Min. Typ. Max. LDO_CORE 1.71 3.3 3.6 1.14 1.25 1.30 — — 450 — — 40 — — 4 2.35 4.7 6.35 — — 10 — — 70 — — 150/100 — — 150/100 — — 150/100 — — 90 — — 90 — — 90 — — 4 1.1 2.2 3 — — 10 — — 100 — — 90/100 — — 90/100 — — 25 — LDO_RF 1.62 — 3.6 | Min. Typ. Max. Units 1.71 3.3 3.6 ∨ 1.14 1.25 1.30 ∨ — — 450 mA — — 450 mA — — 450 mA — — 40 uA — — 4 uA — — 4 uA — — 10 mV — — 10 mV — — 150/100 mA/nS — — 150/100 mA/nS — — 150/100 mA/nS — — 150/100 mA/nS — — — us LDO IO — — — — us — — — 90 mA — — — us — — — — — | | | | | | Table 19. Current consumption ( $T_j = 125$ °C) | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |--------------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|------|------|--------------------|------| | IBK_Normal | Current consumption at VBK_IN in normal mode | VBK_IN=3.3 V | _ | _ | 1 | mA | | IBK_DeepStand | Current consumption at VBK_IN Deep Standby mode | VBK_IN=1.8V<br>Tamb<27 °C | _ | _ | 50 | uA | | ICORE_Functio<br>nal_85 | Current consumption at VCORE_IN with ST reference application design running | VCORE_IN=3.3 V EXT_REG_SEL=Low Max. ambient temperature=85 °C | | _ | 300 <sup>(1)</sup> | mA | | ICORE_Functio<br>nal_105 | Current consumption at VDD_EXT_REG with ST reference application design running | VCORE_IN=3.3 V<br>EXT_REG_SEL=High<br>VDD_EXT_REG=1.25 V<br>Max. ambient<br>temperature=105 °C | | _ | 400 | mA | | ICC_VRFIN | Current consumption at VRF_IN | VRF_IN=3.3 V All RF block ON, with VCC_LNA and VCC_PLL connected to VBK_OUT on PCB. Tamb=25 °C | _ | 28 | _ | mA | | ICC_VRFIN_off | Current consumption at VRF_IN with G5RF in standby (off) | VRF_IN=3.3 V All RF<br>block OFF,<br>with VCC_LNA and<br>VCC_PLL connected to<br>VBK_OUT on PCB.<br>Tamb=25 °C | _ | 150 | _ | uA | Maximum current at VCORE is limited by maximum junction temperature at 125 °C and θ<sub>JA</sub> 33 °C/W (which depends on application printed circuit board). Table 20. RF Electrical characteristics ( $T_j$ = 125 °C) | Symbol | Parameter | Parameter Test conditions | | | | Unit | | | | | | |-----------------------|---------------------------------|---------------------------|-----------------|-----|---|------|--|--|--|--|--| | | LNA | | | | | | | | | | | | Gn | Power gain | L1 band | _ | 15 | _ | dB | | | | | | | Gp | Fower gain | L2- L5 band | _ | 15 | _ | uБ | | | | | | | NF | Noise figure <sup>(1)</sup> | L1 band | _ | 2.5 | _ | dB | | | | | | | INCISE ligure / | | L2- L5 band | _5 band — 2.5 — | | | | | | | | | | LNA P <sub>_1dB</sub> | Input compression point | _ | _ | -16 | _ | dBm | | | | | | | | RFA - M | IXER - IF FILTER - VGA | | | | | | | | | | | GpRFA | RFA voltage gain | Max gain | _ | 15 | _ | dB | | | | | | | Opini A | The voltage gain | Min gain | _ | 5 | _ | dB | | | | | | | GC | Conversion gain (from RFA in to | VGA & RFA at max gain | _ | 90 | _ | dB | | | | | | | GC | ADC input) | VGA & RFA at min gain | _ | 40 | _ | ub | | | | | | | $\Delta_{VGA}$ | VGA dynamic range | _ | _ | 50 | _ | dB | | | | | | Table 20. RF Electrical characteristics ( $T_i = 125$ °C) (continued) | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |---------------------|---------------------------------------|------------------------------------------|------|------|------|--------| | D | RF-IF-VGA input compression | In band<br>RFA max VGA max | | -100 | | dBm | | P <sub>_1dB</sub> | Point | In band<br>RFA max VGA min | _ | -50 | _ | иын | | NF <sub>RF-IF</sub> | RF-IF-VGA noise figure <sup>(1)</sup> | VGA & RFA at max gain in L1-L2-L5-L band | | 5 | _ | dB | | BW | 1 dP high frog corner IE filter | Set corner #1 | _ | 13 | _ | MHz | | DVV | -1 dB high freq. corner IF filter | et corner #2 — 8 | | 8 | _ | IVITIZ | | ATT | Aligning fraguency rejection | F = 51 MHz (corner #1) | 20 | _ | _ | dB | | ALI | Aliasing frequency rejection | F = 58 MHz (corner #2) | 20 | _ | _ | uБ | | | Fraction | nal synthesizer – VCO | | | | | | TCXO in | TCXO frequency | _ | 10 | 26 | 55 | MHz | | R <sub>DIV</sub> | Reference divider range | _ | 1 | _ | 63 | | | N <sub>DIV</sub> | Loop divider range | _ | 56 | _ | 2047 | _ | | Frac | PLL fractionality | _ | _ | 18 | _ | bit | | F <sub>LO</sub> | LO operating frequency | _ | 2300 | _ | 3300 | MHz | <sup>1.</sup> Specified by design. Table 21. Electrical characteristics of digital input and output buffers | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |-------------------------------------------------------------|-------------------------------------------------------------|----------------------------------|---------------------------|------|--------------------------|------| | | | • | • | | | | | V <sub>IH_1V8</sub> | CMOS input high level | _ | 0.65 × V <sub>18_IO</sub> | _ | 0.3 + V <sub>18_IO</sub> | V | | V <sub>IL_1V8</sub> | CMOS input high level | _ | - 0.3 | _ | $0.35 \times V_{18\_IO}$ | V | | V <sub>IH_3V3</sub> | CMOS input high level | _ | 2.0 | _ | 0.3 + V <sub>33_IO</sub> | V | | V <sub>IL_3V3</sub> | CMOS input high level | _ | - 0.3 | _ | 0.8 | V | | C <sub>IN</sub> | CMOS input capacitance | _ | | _ | 3 | pF | | V <sub>OH</sub> | CMOS output high level | at max. IOH | V <sub>IO</sub> - 0.4 | _ | _ | V | | V <sub>OL</sub> | CMOS output low level | at max. IOL | _ | _ | 0.4 | V | | I <sub>OL</sub> /I <sub>OH</sub> IO<br>ring1 and<br>PPS_OUT | Driving current to sustain VOL/VOH | V <sub>OL</sub> /V <sub>OH</sub> | 0 | _ | 4 | mA | | I <sub>OL</sub> /I <sub>OH</sub> IO<br>ring2 but<br>PPS_OUT | Driving current to sustain V <sub>OL</sub> /V <sub>OH</sub> | V <sub>OL</sub> /V <sub>OH</sub> | 0 | _ | 2 | mA | | t <sub>RISE</sub> (1) | CMOS output rise time | 2 mA max. current drive | _ | 3 | _ | ne | | 'RISE` ' | with CL = 15 pF, from 10<br>to 90 %; 3.3 V | 4 mA max. current drive | _ | 2 | _ | ns | | Tabi | e z i. Liectifical charact | eristics of digital in | out and output | Dulleis | (Continueu) | | |---------------------|---------------------------------------------------|-------------------------|----------------|---------|-------------|------| | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | | -ALL <sup>(1)</sup> | CMOS output fall time<br>with CL = 15 pF, from 10 | 2 mA max. current drive | _ | 3 | _ | ns | | ALL` ′ | to 90 %: 3.3 V | 4 mA max. current | | 2 | | 113 | Table 21 Electrical characteristics of digital input and output buffers (continued) t<sub>FALL</sub>( #### 4.4 RTC 32.768 kHz oscillator specifications drive The 32.768 kHz OSCI32 oscillator is connected between RTC XTI (oscillator amplifier input) and RTC\_XTO (oscillator amplifier output). It also requires two external capacitors of 18 pF <sup>(a)</sup> as shown in *Figure 5*. OSCI32 is disabled by default and must be enabled by setting bit28-OSCI EN of PRCC\_BACKUP\_REG0 to have 32.768 KHz oscillation when an XTAL pi-network is connected to RTC\_XTI/RTC\_XTO pins. The recommended oscillator specifications are shown in the table below: **Symbol** Unit **Parameter** Min. Typ. Max. 32.768 kHz $F_{SXTAL}$ Crystal frequency 5 kΗ Motion inductance 3500 6500 LM<sub>SXTAL</sub> **CM<sub>SXTAL</sub>** Motional capacitance 4.0 5.0 6.0 fF рF CO<sub>SXTAL</sub> Shunt capacitance 1.0 1.3 1.6 **ESR** Resonance resistance 80 kOhm External load capacitance 18 + / - 2 % CL pF External load capacitance 18 + / - 2 % (frequency variation < 80 ppm) Table 22. Crystal recommended specifications The oscillator amplifier specifications are shown in the following table: Table 23. Oscillator amplifier specifications | Symbol | Parameter | Min. | Тур. | Max. | Unit | |----------------|------------------------------------------|------|------|-------|------| | T <sub>S</sub> | Startup time <sup>(1)</sup> | _ | 0.3 | 0.6 | s | | DL | Drive level <sup>(1)</sup> | | _ | < 0.1 | uW | | RLC | Required load capacitance <sup>(1)</sup> | _ | 12.5 | _ | pF | | GO | Startup conductance | 22.5 | 33.6 | 60 | uA/V | <sup>1.</sup> Not tested in production. DS13006 Rev 4 28/42 <sup>1.</sup> Specified by design a. Using crystal with recommended characteristics as per Table 22. Device RTC\_XTII RCT\_XTO CL = 18 pF 32.768 kHz Crystal CL = 18 pF Figure 5. 32.768 kHz crystal connection To drive the 32.768 kHz crystal pins from an external clock source: - Disable the oscillator (bit28-OSCI\_EN = 0b in PRCC\_BACKUP\_REG0 register). This disables the internal inverter, thus reducing the power consumption to minimum. - Drive the RTC\_XTI pin with a square signal or a sine wave. **Symbol Parameter** Min. Max. Unit Тур. T<sub>JIT</sub> (CC) Cycle-to-cycle jitter -70 70 ps -70 T<sub>JIT</sub> (per) Period jitter 70 ps Variation -500 500 ppm 45 Duty cycle 55 % T<sub>DUTY</sub> Table 24. Characteristics of external slow clock input ## 4.5 Power up timing sequence Figure 6. Power up timing diagram Table 25. Power up timing data | Symbol | Condition | Min. | Max. | Unit | Comment | |------------------------------|--------------------------------------------|------|------|------|--------------------------------------------------------------| | t <sub>VCORE_IN_On</sub> | VBK_IN>1.7 V | 0 | | ms | Simultaneous power on of VBKIN and VCORE_IN/VDD_EXT_REG | | t <sub>VSupply_On</sub> | VBK_IN>1.7 V | 0 | | ms | Simultaneous power on of VBKIN and other supplies is allowed | | t <sub>RESETn</sub> | VBK_IN>1.7 V | 4 | | ms | _ | | tRiOscRESETn | VCORE_IN>1.7 V<br>or<br>VDD_EXT_REG>1.15 V | 0.5 | _ | ms | _ | | t <sub>RiOscVCOREIN_On</sub> | RESETn = high | 0.5 | _ | ms | _ | # 4.6 Digital interface AC timing characteristics (specified by design) Figure 7. Clock block diagram Table 26. Clock data | Symbol | Comment | |-------------------|---------------------------------------------------------------------------| | CLK period | Clock time period | | t <sub>Odly</sub> | Output data delay from rising clock edge, unless differently specified | | t <sub>IS</sub> | Input data setup time to rising clock edge, unless differently specified | | t <sub>IH</sub> | Input data hold time from rising clock edge, unless differently specified | ## 4.6.1 SQIO Table 27. SQIO SDR mode (feedback mode) | Туре | Symbol | Min. | Max. | Unit | C <sub>load</sub> | Notes | |-------|----------------|-------|------|------|-------------------|-------| | | CLK freq. | _ | 78.5 | MHz | 25 pF | _ | | Clock | CLK period | 12.74 | _ | ns | _ | _ | | | CLK duty cycle | 40 | 60 | % | _ | _ | Table 27. SQIO SDR mode (feedback mode) (continued) | Туре | Symbol | Min. | Max. | Unit | C <sub>load</sub> | Notes | |--------|--------|------|------|------|-------------------|-------| | Input | TIS | 0.5 | _ | ns | _ | _ | | input | TIH | 2.5 | _ | ns | _ | _ | | Output | Todly | -2.5 | 2.4 | ns | 25 pF | _ | Table 28. SQIO DTR mode (DQS mode for flash read) | Туре | Symbol | Min. | Max. | Unit | C <sub>load</sub> | Notes | |--------|----------------|-------|------|------|-------------------|-------------------------------------| | | CLK freq. | _ | 65 | MHz | 25 pF | 65 MHz is the flash write frequency | | Clock | CLK period | 15.38 | _ | ns | _ | _ | | | CLK duty cycle | 40 | 60 | % | _ | _ | | Input | TIS | 0 | _ | ns | _ | | | прис | TIH | 0 | _ | ns | _ | _ | | Output | Todly | -1.25 | 1.8 | ns | 25 pF | _ | ### 4.6.2 SPI Table 29. SPI (master mode) | Туре | Symbol | Min. | Max. | Unit | C <sub>load</sub> | Notes | |--------|----------------|-------|--------|------|-------------------|-------| | | CLK freq. | _ | 19.625 | MHz | 25 pF | _ | | Clock | CLK period | 50.95 | _ | ns | _ | _ | | | CLK duty cycle | 40 | 60 | % | _ | _ | | Input | TIS | 10 | _ | ns | _ | _ | | прис | TIH | 2 | _ | ns | _ | _ | | Output | Todly | 2 | 10 | ns | 25 pF | _ | ## 4.6.3 MSP master mode Table 30. MSP0 master mode | Туре | Symbol | Min. | Max. | Unit | C <sub>load</sub> | Notes | |--------|----------------|-------|--------|------|-------------------|-------| | | CLK freq. | _ | 9.8125 | MHz | 25 pF | _ | | Clock | CLK period | 101.9 | _ | ns | _ | _ | | | CLK duty cycle | 40 | 60 | % | _ | _ | | Input | TIS | 10 | _ | ns | _ | _ | | прис | TIH | 4 | _ | ns | _ | _ | | Output | Todly | 0 | 10 | ns | 25 pF | _ | Table 31. MSP0 slave mode | Туре | Symbol | Min. | Max. | Unit | C <sub>load</sub> | Notes | |--------|----------------|-------|--------|------|-------------------|-------| | | CLK freq. | _ | 9.8125 | MHz | 25 pF | _ | | Clock | CLK period | 101.9 | _ | ns | _ | _ | | | CLK duty cycle | 40 | 60 | % | _ | _ | | Input | TIS | 10 | _ | ns | _ | _ | | прис | TIH | 4 | _ | ns | _ | _ | | Output | Todly | 0 | 14.5 | ns | 25 pF | _ | ### Table 32. MSP1 slave mode | Туре | Symbol | Min. | Max. | Unit | C <sub>load</sub> | Notes | |--------|----------------|-------|--------|------|-------------------|-------| | | CLK freq. | _ | 9.8125 | MHz | 25 pF | _ | | Clock | CLK period | 101.9 | _ | ns | _ | _ | | | CLK duty cycle | 40 | 60 | % | _ | _ | | Input | TIS | 7 | _ | ns | _ | _ | | прис | TIH | 4 | _ | ns | _ | _ | | Output | Todly | 0 | 14 | ns | 25 pF | _ | ## 4.6.4 JTAG Table 33. Default JTAG mode | Туре | Symbol | Min. | Max. | Unit | C <sub>load</sub> | Notes | |--------|----------------|------|------|------|-------------------|-------| | | CLK freq. | _ | 26 | MHz | 25 pF | _ | | Clock | CLK period | 38.4 | _ | ns | _ | _ | | | CLK duty cycle | 40 | 60 | % | _ | _ | | Input | TIS | 5 | _ | ns | _ | _ | | прис | TIH | 5.5 | _ | ns | _ | _ | | Output | Todly | -3 | 15 | ns | 25 pF | _ | ## 4.6.5 USB - low speed and full speed mode Table 34. Low speed and full speed mode | Cymbal | Parameter | Condition | Values | | - Unit | | | | | |--------|----------------------------------|-------------------------------------------------|--------|------|--------|--|--|--|--| | Symbol | raiailletei | Condition | Min. | Max. | Oill | | | | | | | Full-speed mode | | | | | | | | | | TR | Output rise time | | 4 | 20 | ns | | | | | | TF | Output fall time | 50 pF differential cap load specified by design | 4 | 20 | ns | | | | | | TRFM | Rise time and fall time mismatch | | 90 | 115 | % | | | | | | VCRS | Output signal crossover voltage | | 1.3 | 2 | V | | | | | | | Low-s | peed mode | | | | | | | | | TR | Output | | 75 | 300 | ns | | | | | | TF | Output | 50 pF differential cap load | 75 | 300 | ns | | | | | | TRFM | Rise | specified by design | 80 | 125 | % | | | | | | VCRS | Output | | 1.3 | 2 | V | | | | | Package information STA8100GA # 5 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK is an ST trademark. STA8100GA Package information ## 5.1 LFBGA81 package information С В A1 CORNER INDEX AREA **SEATING PLANE** C D D1 +00000000 Н 00000000 G 00000000 F <u>ω</u> ω E 00000000 D 00000000 00000000 00000000 Figure 8. LFBGA81 package outline 47/ (81 BALLS) øeee M C В 35/42 Package information STA8100GA Table 35. LFBGA81 package mechanical data | Dof | Dimensions (mm) | | | | | | | |--------------------|-----------------|------|------|--|--|--|--| | Ref | Min. | Тур. | Max. | | | | | | A <sup>(1)</sup> | _ | _ | 1.70 | | | | | | A1 | 0.25 | _ | _ | | | | | | A2 | _ | 0.86 | _ | | | | | | A3 | _ | 0.27 | _ | | | | | | A4 | _ | _ | 0.62 | | | | | | b <sup>(2)</sup> | 0.35 | 0.40 | 0.45 | | | | | | D | 7.85 | 8.00 | 8.15 | | | | | | D1 | _ | 6.40 | _ | | | | | | Е | 7.85 | 8.00 | 8.15 | | | | | | E1 | _ | 6.40 | _ | | | | | | е | _ | 0.80 | _ | | | | | | F | _ | 0.80 | _ | | | | | | ddd | _ | _ | 0.10 | | | | | | eee <sup>(3)</sup> | _ | _ | 0.15 | | | | | | fff <sup>(4)</sup> | _ | _ | 0.08 | | | | | - LFBGA stands for Thin profile Fine Pitch Ball Grid Array: Thin profile: 1.2 mm < A Max≤ 1.7 mm / Fine pitch: e < 1.00 mm. The total profile height (Dim A) is measured from the seating plane "C" to the top of the component. The maximum total package height is calculated by the RSS (Root Sum Square) methodology: A Max = A1 Typ + A3 Typ + A4 Typ + √ (A1² + A3² + A4² tolerance values).</li> - 2. The typical ball diameter before mounting is 0.40 mm. - 3. The tolerance of position that controls the location of the pattern of balls with respect to datums A and B. For each ball there is a cylindrical tolerance zone eee perpendicular to datum C and located on true position with respect to datums A and B as defined by e. The axis perpendicular to datum C of each ball must lie within this tolerance zone. - 4. The tolerance of position that controls the location of the balls within the matrix with respect to each other. For each ball there is a cylindrical tolerance zone fff perpendicular to datum C and located on true position as defined by e. The axis perpendicular to datum C of each ball must lie within this tolerance zone. Each tolerance zone fff in the array is contained entirely in the respective zone eee above. The axis of each ball must lie simultaneously in both tolerance zones. # 6 Ordering information Figure 9. Ordering information scheme Revision history STA8100GA # 7 Revision history **Table 36. Document revision history** | Date | Revision | Changes | |----------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 13-May-2019 | 1 | Initial release | | 13-May-2019<br>29-Oct-2020 | 2 | Cover page Changed AEC-Q100 qualification to Production data Changed AEC-Q100 qualification to Qualified. Removed the R in a circle superscript symbol that wa inserted after "STMicroelectronics" Added "for 85 °C maximum ambient temperature operations or 1.2V +/-5 % external voltage supply fo 105 °C maximum ambient temperature operations or 1.2V +/-5 % external voltage supply fo 3.6 V with LDO" Updated the IO-Ring 2 bullet with +/-10 % after the 3.3 V value Removed "Hyper SPI Flash and RAM controller" ESD voltage updated to 500V and other minor editorial changes. Serial interface / UART updated to 3 Removed "Embedded hardware security micro enhanced" USB2.0 full speed updated to 12 Mb/s Table 1: Power supply pins: Updated the from "Backup power mayafter." to "Backup power shallafter". Table 2: Main function pins: Updated EXT_REG_SEL, RTC_XTI and RTC_XTO' IO voltage data Updated footnote Updated footnote Updated the text from "Input clock circuit." to "If 32 kHzthen input ofamplifier circuit clock counter circuitry." Added a note, "If VCORE_IN isHIGH level, enter Standby mode." Table 3: RF front-end pins: Updated Symbol name for ANTSens1 and ANTSens2 and change IO voltage for LNA_IN,LNA_OUT,RFA_IN and TCXO IN. | STA8100GA Revision history Table 36. Document revision history (continued) | Date | Revision | Changes | |-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------| | | | Table 7: GNSS user cases: | | | | <ul> <li>Updated table.</li> </ul> | | | | <ul> <li>Updated note "Maximum 72 satellites tracked<br/>simultaneously." to "Maximum 64 satellites tracked<br/>simultaneously."</li> </ul> | | | | Table 10: Temperature sensor. | | | | Updated Min. value and added a second footnote. | | | | Table 12: LDO on-chip regulators: | | | | updated Typ.output voltage @25C column | | | | Table 13: Absolute maximum ratings with on chip LDO voltage regulation: Updated TS max. value | | | | Table 14: Thermal data: | | | 2 | – Updated $\theta_{JA}$ parameter and value | | | | – Updated $\Psi_{\text{JC}}$ parameter | | | | Table 16: VDD_EXT_REG - external core power supply: updated min, typ and max values. | | | | Table 17: PMU11 - Functional specifications: | | 29-Oct-2020 | | Extensive update | | (contd.) | | Table 18: PMU12 - Functional specifications: | | (conta.) | | Extensive update | | | | Table 19: Current consumption ( $T_j = 125$ °C): | | | | <ul><li>Removed the ICORE_Dynamic row, ICC_VLNA, ICC_VPLL.</li></ul> | | | | <ul> <li>Updated test condition and Typ. value for ICC_VRFIN</li> </ul> | | | | <ul><li>Added a row for ICC_VRFIN_off</li></ul> | | | | <ul> <li>Removed IVIO1_EXT and IVIO2_IN</li> </ul> | | | | Table 20: RF Electrical characteristics ( $T_j$ = 125 °C): | | | | Extensive update | | | | Table 21: Electrical characteristics of digital input and | | | | output buffers: Added. | | | | Table 26: Clock data: Updated the symbol from " $T_{IS}$ and $T_{IH}$ " to " $T_{JS}$ and $T_{JH}$ " respectively. | | | | Table 34: Low speed and full speed mode: Replaced "high" with "full". | | | | Table 48: Order codes | | | | Replaced "tray" with "tape" | | | | Figure 1: STA8100GAS block diagram: Updated | Revision history STA8100GA Table 36. Document revision history (continued) STA8100GA Revision history Table 36. Document revision history (continued) | Data | Revision | ent revision history (continued) | |------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Date | REVISION | Changes | | | | Following are the changes in this revision of the Datasheet: | | | | Updated all occurrences of "guaranteed by design" to "specified by design" in the document. | | | | Removed information related to SDMMC. | | | | Section : Features: | | | | <ul> <li>Added a bullet for Hardware Security Module (HSM).</li> </ul> | | | | <ul> <li>Added a bullet for ST-DRAW.</li> </ul> | | | | <ul> <li>Removed bullet for SDMMC (Secure Digital Multi<br/>Media Card Controller).</li> </ul> | | | | Section : Description: Added a statement for security feature and TESEO-DRAW. | | | | Section 1: Overview: Updated to add statements related to HSM feature. | | | | Figure 1: STA8100GAS block diagram: Updated the block diagram and added a note. | | | | Table 6: Communication interface pins: Extensive | | | | update in the values of the table. Added footnote. | | | | Section 3.10: Watchdog Timer (WDT): Updated to add HW reset in the description. | | | | Figure 4: LDO on-chip regulators dependencies: | | 7-Oct-2021 | 4 | Updated the block diagram. | | | | Table 16: VDD_EXT_REG - external core power supply: Updated Min. and Max. voltage values. | | | | Table 17: PMU11 - Functional specifications: Removed | | | | rows for ILVDBK, ILVDCORE_BK, OLVDBK, OHVDBK, OLVDCORE_BK. Added "specified by design" for some parameters in Specification column. | | | | Table 18: PMU12 - Functional specifications: Removed rows for IVLDCORE, OLVDCORE, OHVDCORE, OLVDBK_CORE, OLVDRF, ILVDIO2, OLVDIO1 and OHVDIO1. Added "specified by design" for some parameters in Specification column. | | | | · · | | | | Table 19: Current consumption ( $T_j = 125$ °C): Added a row for ICORE_functional_105. Updated information related to ICORE_Functional_85. Added a footnote. | | | | Table 22: Crystal recommended specifications: Removed footnote. | | | | Table 28: SQIO DTR mode (DQS mode for flash read): Added table. | | | | Section 6: Ordering information: Removed the table for order codes. | | | | Figure 9: Ordering information scheme: Added the diagram. | #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2021 STMicroelectronics – All rights reserved