The IDT71V3558 is a 3.3V high-speed 4,718,592-bit (4.5 Megabit)synchronous SRAMS. They are designed to eliminate dead bus cycles when turning the bus around between reads and writes, orwrites and reads. Thus, they have been given the name ZBTTM, orZero Bus Turnaround. Address and control signals are applied to the SRAM during oneclock cycle, and two cycles later the associated data cycle occurs, beit read or write. The IDT71V3558 contain data I/O, address and control signalregisters. Output enable is the only asynchronous signal and can beused to disable the outputs at any given time.
128K x 36, 256K x 18 memory configurations
Supports high performance system speed - 200 MHz (x18) (3.2 ns Clock-to-Data Access)
Supports high performance system speed - 166 MHz (x36) (3.5 ns Clock-to-Data Access)
ZBTTM Feature - No dead cycles between write and read cycles
Single R/W (READ/WRITE) control pin
Positive clock-edge triggered address, data, and control signal registers for fully pipelined applications