The 74AUP1G17 provides the single Schmitt trigger buffer. It is capable of transforming slowly changing input signals into sharply defined, jitter-free output signals. This device ensures a very low static and dynamic power consumption across the entire Vcc range from 0.8 V to 3.6 V. This device is fully specified for partial Power-down applications using Ioff. The Ioff circuitry disables the output, preventing the damaging backflow current through the device when it is powered down. The inputs switch at different points for positive and negative-going signals. The difference between the positive voltage Vt+ and the negative voltage Vt- is defined as the input hysteresis voltage Vh.
Wide supply voltage range from 0.8 V to 3.6 V
High noise immunity
HBM JESD22-A114F Class 3A exceeds 5000 V
MM JESD22-A115-A exceeds 200 V
CDM JESD22-C101E exceeds 1000 V
Low static power consumption; Icc = 0.9 µA (maximum)
Latch-up performance exceeds 100 mA per JESD 78 Class II